blob: 462364abf03846f08aa79a54756dda60c1978f94 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Tom Warren82b51342013-03-25 16:22:26 -07002/*
Tom Warrene5ffffd2014-01-24 12:46:16 -07003 * Copyright (c) 2013-2014, NVIDIA CORPORATION. All rights reserved.
Tom Warren82b51342013-03-25 16:22:26 -07004 */
5
6/* Tegra cache routines */
7
Tom Warren82b51342013-03-25 16:22:26 -07008#include <asm/io.h>
9#include <asm/arch-tegra/ap.h>
Thierry Redingc3598a42019-04-15 11:32:19 +020010#if IS_ENABLED(CONFIG_TEGRA_GP_PADCTRL)
Tom Warren82b51342013-03-25 16:22:26 -070011#include <asm/arch/gp_padctrl.h>
Thierry Redingc3598a42019-04-15 11:32:19 +020012#endif
Tom Warren82b51342013-03-25 16:22:26 -070013
Tom Warrenab0cc6b2015-03-04 16:36:00 -070014#ifndef CONFIG_ARM64
Tom Warren82b51342013-03-25 16:22:26 -070015void config_cache(void)
16{
Tom Warren82b51342013-03-25 16:22:26 -070017 u32 reg = 0;
18
19 /* enable SMP mode and FW for CPU0, by writing to Auxiliary Ctl reg */
20 asm volatile(
21 "mrc p15, 0, r0, c1, c0, 1\n"
22 "orr r0, r0, #0x41\n"
23 "mcr p15, 0, r0, c1, c0, 1\n");
24
Tom Warrene5ffffd2014-01-24 12:46:16 -070025 /* Currently, only Tegra114+ needs this L2 cache change to boot Linux */
26 if (tegra_get_chip() < CHIPID_TEGRA114)
Tom Warren82b51342013-03-25 16:22:26 -070027 return;
Tom Warrene5ffffd2014-01-24 12:46:16 -070028
Tom Warren82b51342013-03-25 16:22:26 -070029 /*
30 * Systems with an architectural L2 cache must not use the PL310.
31 * Config L2CTLR here for a data RAM latency of 3 cycles.
32 */
33 asm("mrc p15, 1, %0, c9, c0, 2" : : "r" (reg));
34 reg &= ~7;
35 reg |= 2;
36 asm("mcr p15, 1, %0, c9, c0, 2" : : "r" (reg));
37}
Tom Warrenab0cc6b2015-03-04 16:36:00 -070038#endif