blob: 2fc364d112afebdf497efe16f532de3fd10ded52 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath7d744102011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070013#include <errno.h>
Simon Glassccc03a72014-10-22 21:37:11 -060014#include <ns16550.h>
Tom Rini28591df2012-08-13 12:03:19 -070015#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000016#include <asm/arch/cpu.h>
17#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000018#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000019#include <asm/arch/ddr_defs.h>
20#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000021#include <asm/arch/gpio.h>
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +010022#include <asm/arch/i2c.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000023#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000024#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070025#include <asm/arch/sys_proto.h>
Chandan Nath7d744102011-10-14 02:58:26 +000026#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070027#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070028#include <asm/gpio.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030029#include <asm/omap_common.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070030#include <i2c.h>
31#include <miiphy.h>
32#include <cpsw.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090033#include <linux/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040034#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000035#include <linux/usb/ch9.h>
36#include <linux/usb/gadget.h>
37#include <linux/usb/musb.h>
38#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040039#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000040
41DECLARE_GLOBAL_DATA_PTR;
42
Tom Rinifbb25522017-05-16 14:46:35 -040043int dram_init(void)
44{
45#ifndef CONFIG_SKIP_LOWLEVEL_INIT
46 sdram_init();
47#endif
48
49 /* dram_init must store complete ramsize in gd->ram_size */
50 gd->ram_size = get_ram_size(
51 (void *)CONFIG_SYS_SDRAM_BASE,
52 CONFIG_MAX_RAM_BANK_SIZE);
53 return 0;
54}
55
56int dram_init_banksize(void)
57{
58 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
59 gd->bd->bi_dram[0].size = gd->ram_size;
60
61 return 0;
62}
63
Tom Rini18dc02e2015-12-06 11:09:59 -050064#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassccc03a72014-10-22 21:37:11 -060065static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010066 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
67 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040068# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher06f108e2017-01-18 08:05:49 +010069 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
70 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040071# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher06f108e2017-01-18 08:05:49 +010072 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
73 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
74 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
75 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
76 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
77 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
78 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
79 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glassccc03a72014-10-22 21:37:11 -060080# endif
Tom Rini5ba15962015-07-31 19:55:08 -040081# endif
Simon Glassccc03a72014-10-22 21:37:11 -060082};
83
84U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -050085 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -060086# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -050087 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -060088# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -050089 { "ns16550_serial", &am33xx_serial[2] },
90 { "ns16550_serial", &am33xx_serial[3] },
91 { "ns16550_serial", &am33xx_serial[4] },
92 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -060093# endif
94# endif
95};
Tom Rini937fd032016-01-05 12:17:15 -050096
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +010097#ifdef CONFIG_DM_I2C
98static const struct omap_i2c_platdata am33xx_i2c[] = {
99 { I2C_BASE1, 100000, OMAP_I2C_REV_V2},
100 { I2C_BASE2, 100000, OMAP_I2C_REV_V2},
101 { I2C_BASE3, 100000, OMAP_I2C_REV_V2},
102};
103
104U_BOOT_DEVICES(am33xx_i2c) = {
105 { "i2c_omap", &am33xx_i2c[0] },
106 { "i2c_omap", &am33xx_i2c[1] },
107 { "i2c_omap", &am33xx_i2c[2] },
108};
109#endif
110
Tom Rini937fd032016-01-05 12:17:15 -0500111#ifdef CONFIG_DM_GPIO
112static const struct omap_gpio_platdata am33xx_gpio[] = {
113 { 0, AM33XX_GPIO0_BASE },
114 { 1, AM33XX_GPIO1_BASE },
115 { 2, AM33XX_GPIO2_BASE },
116 { 3, AM33XX_GPIO3_BASE },
117#ifdef CONFIG_AM43XX
118 { 4, AM33XX_GPIO4_BASE },
119 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -0400120#endif
Tom Rini937fd032016-01-05 12:17:15 -0500121};
Simon Glassccc03a72014-10-22 21:37:11 -0600122
Tom Rini937fd032016-01-05 12:17:15 -0500123U_BOOT_DEVICES(am33xx_gpios) = {
124 { "gpio_omap", &am33xx_gpio[0] },
125 { "gpio_omap", &am33xx_gpio[1] },
126 { "gpio_omap", &am33xx_gpio[2] },
127 { "gpio_omap", &am33xx_gpio[3] },
128#ifdef CONFIG_AM43XX
129 { "gpio_omap", &am33xx_gpio[4] },
130 { "gpio_omap", &am33xx_gpio[5] },
131#endif
132};
133#endif
134#endif
Simon Glass91d03902014-10-22 21:37:10 -0600135
Tom Rini5ba15962015-07-31 19:55:08 -0400136#ifndef CONFIG_DM_GPIO
Dave Gerlach00822ca2014-02-10 11:41:49 -0500137static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -0400138 { (void *)AM33XX_GPIO0_BASE },
139 { (void *)AM33XX_GPIO1_BASE },
140 { (void *)AM33XX_GPIO2_BASE },
141 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500142#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400143 { (void *)AM33XX_GPIO4_BASE },
144 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500145#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000146};
147
148const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600149#endif
150
Jean-Jacques Hiblote0e319a2017-02-01 11:39:14 +0100151#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000152int cpu_mmc_init(bd_t *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000153{
Tom Rini0dc71d12012-08-08 10:31:08 -0700154 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000155
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000156 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700157 if (ret)
158 return ret;
159
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000160 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000161}
162#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000163
Tero Kristo5d6acae2018-03-17 13:32:52 +0530164/*
165 * RTC only with DDR in self-refresh mode magic value, checked against during
166 * boot to see if we have a valid config. This should be in sync with the value
167 * that will be in drivers/soc/ti/pm33xx.c.
168 */
169#define RTC_MAGIC_VAL 0x8cd0
170
171/* Board type field bit shift for RTC only with DDR in self-refresh mode */
172#define RTC_BOARD_TYPE_SHIFT 16
173
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000174/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200175#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N62781062016-11-17 14:38:07 +0530176 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
177 (!defined(CONFIG_DM_USB))
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000178static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
179
180/* USB 2.0 PHY Control */
181#define CM_PHY_PWRDN (1 << 0)
182#define CM_PHY_OTG_PWRDN (1 << 1)
183#define OTGVDET_EN (1 << 19)
184#define OTGSESSENDEN (1 << 20)
185
186static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
187{
188 if (on) {
189 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
190 OTGVDET_EN | OTGSESSENDEN);
191 } else {
192 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
193 }
194}
195
196static struct musb_hdrc_config musb_config = {
197 .multipoint = 1,
198 .dyn_fifo = 1,
199 .num_eps = 16,
200 .ram_bits = 12,
201};
202
203#ifdef CONFIG_AM335X_USB0
Mugunthan V N9224f612016-11-17 14:38:10 +0530204static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000205{
206 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
207}
208
209struct omap_musb_board_data otg0_board_data = {
210 .set_phy_power = am33xx_otg0_set_phy_power,
211};
212
213static struct musb_hdrc_platform_data otg0_plat = {
214 .mode = CONFIG_AM335X_USB0_MODE,
215 .config = &musb_config,
216 .power = 50,
217 .platform_ops = &musb_dsps_ops,
218 .board_data = &otg0_board_data,
219};
220#endif
221
222#ifdef CONFIG_AM335X_USB1
Mugunthan V N9224f612016-11-17 14:38:10 +0530223static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000224{
225 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
226}
227
228struct omap_musb_board_data otg1_board_data = {
229 .set_phy_power = am33xx_otg1_set_phy_power,
230};
231
232static struct musb_hdrc_platform_data otg1_plat = {
233 .mode = CONFIG_AM335X_USB1_MODE,
234 .config = &musb_config,
235 .power = 50,
236 .platform_ops = &musb_dsps_ops,
237 .board_data = &otg1_board_data,
238};
239#endif
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000240
241int arch_misc_init(void)
242{
243#ifdef CONFIG_AM335X_USB0
244 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000245 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000246#endif
247#ifdef CONFIG_AM335X_USB1
248 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000249 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000250#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800251 return 0;
252}
253
254#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
255
256int arch_misc_init(void)
257{
Mugunthan V N4b1d29a2016-11-17 14:38:09 +0530258 struct udevice *dev;
259 int ret;
260
261 ret = uclass_first_device(UCLASS_MISC, &dev);
262 if (ret || !dev)
263 return ret;
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530264
265#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
266 ret = usb_ether_init();
267 if (ret) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900268 pr_err("USB ether init failed\n");
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530269 return ret;
270 }
271#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800272
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000273 return 0;
274}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200275
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800276#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
277
Tom Rini8de09df2014-04-09 08:25:57 -0400278#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo5d6acae2018-03-17 13:32:52 +0530279
280#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
281 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
282static void rtc32k_unlock(struct davinci_rtc *rtc)
283{
284 /*
285 * Unlock the RTC's registers. For more details please see the
286 * RTC_SS section of the TRM. In order to unlock we need to
287 * write these specific values (keys) in this order.
288 */
289 writel(RTC_KICK0R_WE, &rtc->kick0r);
290 writel(RTC_KICK1R_WE, &rtc->kick1r);
291}
292#endif
293
294#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
295/*
296 * Write contents of the RTC_SCRATCH1 register based on board type
297 * Two things are passed
298 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
299 * control gets to kernel, kernel reads the scratchpad register and gets to
300 * know that bootloader has rtc_only support.
301 *
302 * Second important thing is the board type (16:31). This is needed in the
303 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
304 * identify the board type and we go ahead and copy the board strings to
305 * am43xx_board_name.
306 */
307void update_rtc_magic(void)
308{
309 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
310 u32 magic = RTC_MAGIC_VAL;
311
312 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
313
314 rtc32k_unlock(rtc);
315
316 /* write magic */
317 writel(magic, &rtc->scratch1);
318}
319#endif
320
Tom Riniac8fdf92013-08-30 16:28:44 -0400321/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400322 * In the case of non-SPL based booting we'll want to call these
323 * functions a tiny bit later as it will require gd to be set and cleared
324 * and that's not true in s_init in this case so we cannot do it there.
325 */
326int board_early_init_f(void)
327{
328 prcm_init();
329 set_mux_conf_regs();
Tero Kristo5d6acae2018-03-17 13:32:52 +0530330#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
331 update_rtc_magic();
332#endif
Tom Rini9fec9ae2014-05-21 12:57:22 -0400333 return 0;
334}
335
336/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400337 * This function is the place to do per-board things such as ramp up the
338 * MPU clock frequency.
339 */
340__weak void am33xx_spl_board_init(void)
341{
342}
343
Heiko Schocher2233e462013-11-04 14:05:00 +0100344#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530345static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200346{
Tom Rini56424eb2013-08-28 09:00:28 -0400347 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200348
Tero Kristo5d6acae2018-03-17 13:32:52 +0530349 rtc32k_unlock(rtc);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200350
351 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
352 writel((1 << 3) | (1 << 6), &rtc->osc);
353}
Heiko Schocher2233e462013-11-04 14:05:00 +0100354#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200355
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530356static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200357{
358 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
359 u32 regval;
360
361 regval = readl(&uart_base->uartsyscfg);
362 regval |= UART_RESET;
363 writel(regval, &uart_base->uartsyscfg);
364 while ((readl(&uart_base->uartsyssts) &
365 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
366 ;
367
368 /* Disable smart idle */
369 regval = readl(&uart_base->uartsyscfg);
370 regval |= UART_SMART_IDLE_EN;
371 writel(regval, &uart_base->uartsyscfg);
372}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530373
374static void watchdog_disable(void)
375{
376 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
377
378 writel(0xAAAA, &wdtimer->wdtwspr);
379 while (readl(&wdtimer->wdtwwps) != 0x0)
380 ;
381 writel(0x5555, &wdtimer->wdtwspr);
382 while (readl(&wdtimer->wdtwwps) != 0x0)
383 ;
384}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530385
Tero Kristo5d6acae2018-03-17 13:32:52 +0530386#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
387/*
388 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
389 */
390static void rtc_only(void)
391{
392 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dillbe5bacc2018-03-20 12:23:00 +0530393 struct prm_device_inst *prm_device =
394 (struct prm_device_inst *)PRM_DEVICE_INST;
395
Tero Kristo5d6acae2018-03-17 13:32:52 +0530396 u32 scratch1;
397 void (*resume_func)(void);
398
399 scratch1 = readl(&rtc->scratch1);
400
401 /*
402 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
403 * written to this register when we want to wake up from RTC only
404 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
405 * bits 0-15: RTC_MAGIC_VAL
406 * bits 16-31: board type (needed for sdram_init)
407 */
408 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
409 return;
410
411 rtc32k_unlock(rtc);
412
413 /* Clear RTC magic */
414 writel(0, &rtc->scratch1);
415
416 /*
417 * Update board type based on value stored on RTC_SCRATCH1, this
418 * is done so that we don't need to read the board type from eeprom
419 * over i2c bus which is expensive
420 */
421 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
422
Russ Dillbe5bacc2018-03-20 12:23:00 +0530423 /*
424 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
425 * are resuming from self-refresh. This avoids an unnecessary re-init
426 * of the DDR. The re-init takes time and we would need to wait for
427 * it to complete before accessing DDR to avoid L3 NOC errors.
428 */
429 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
430
Tero Kristo5d6acae2018-03-17 13:32:52 +0530431 rtc_only_prcm_init();
432 sdram_init();
433
Russ Dillbe5bacc2018-03-20 12:23:00 +0530434 /* Disable EMIF_DEVOFF for normal operation and to exit self-refresh */
435 writel(0, &prm_device->emif_ctrl);
436
Tero Kristo5d6acae2018-03-17 13:32:52 +0530437 resume_func = (void *)readl(&rtc->scratch0);
438 if (resume_func)
439 resume_func();
440}
441#endif
442
Lokesh Vutlab5056182016-10-14 10:35:23 +0530443void s_init(void)
Simon Glass0c078ea2015-03-03 08:03:02 -0700444{
Tero Kristo5d6acae2018-03-17 13:32:52 +0530445#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
446 rtc_only();
447#endif
Simon Glass0c078ea2015-03-03 08:03:02 -0700448}
Simon Glass0c078ea2015-03-03 08:03:02 -0700449
Lokesh Vutlab5056182016-10-14 10:35:23 +0530450void early_system_init(void)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530451{
452 /*
453 * The ROM will only have set up sufficient pinmux to allow for the
454 * first 4KiB NOR to be read, we must finish doing what we know of
455 * the NOR mux in this space in order to continue.
456 */
457#ifdef CONFIG_NOR_BOOT
458 enable_norboot_pin_mux();
459#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530460 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530461 set_uart_mux_conf();
Lokesh Vutlad33266b2016-10-14 10:35:24 +0530462 setup_early_clocks();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530463 uart_soft_reset();
Lokesh Vutlaca23da12017-06-27 13:50:56 +0530464#ifdef CONFIG_SPL_BUILD
465 /*
466 * Save the boot parameters passed from romcode.
467 * We cannot delay the saving further than this,
468 * to prevent overwrites.
469 */
470 save_omap_boot_params();
471#endif
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +0530472#ifdef CONFIG_DEBUG_UART_OMAP
473 debug_uart_init();
474#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100475
Faiz Abbas3e73a182018-01-24 14:44:49 +0530476#ifdef CONFIG_SPL_BUILD
477 spl_early_init();
478#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100479
480#ifdef CONFIG_TI_I2C_BOARD_DETECT
481 do_board_detect();
482#endif
483
Heiko Schocher2233e462013-11-04 14:05:00 +0100484#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530485 /* Enable RTC32K clock */
486 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100487#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530488}
Lokesh Vutlab5056182016-10-14 10:35:23 +0530489
490#ifdef CONFIG_SPL_BUILD
491void board_init_f(ulong dummy)
492{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300493 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530494 early_system_init();
495 board_early_init_f();
496 sdram_init();
Lokesh Vutlabed46ef2017-04-18 17:27:24 +0530497 /* dram_init must store complete ramsize in gd->ram_size */
498 gd->ram_size = get_ram_size(
499 (void *)CONFIG_SYS_SDRAM_BASE,
500 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlab5056182016-10-14 10:35:23 +0530501}
Tom Rini35c616c2014-03-05 14:57:47 -0500502#endif
Lokesh Vutlab5056182016-10-14 10:35:23 +0530503
504#endif
505
506int arch_cpu_init_dm(void)
507{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300508 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530509#ifndef CONFIG_SKIP_LOWLEVEL_INIT
510 early_system_init();
511#endif
512 return 0;
513}