blob: 6a4937bf1e38a68b216f07e8ce67e202a4fce9cb [file] [log] [blame]
Timur Tabi9b45b5a2010-06-14 15:28:24 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi9b45b5a2010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Matthew McClintockc4253e92012-05-18 06:04:17 +000014#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080015#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangdfb2b152013-08-16 15:16:12 +080018#define CONFIG_FSL_LAW /* Use common FSL init code */
19#define CONFIG_SYS_TEXT_BASE 0x11001000
20#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080021#define CONFIG_SPL_PAD_TO 0x20000
22#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053023#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080024#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
25#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080026#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080027#define CONFIG_SYS_MPC85XX_NO_RESETVEC
28#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
29#define CONFIG_SPL_MMC_BOOT
30#ifdef CONFIG_SPL_BUILD
31#define CONFIG_SPL_COMMON_INIT_DDR
32#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000033#endif
34
35#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080036#define CONFIG_SPL_SPI_FLASH_MINIMAL
37#define CONFIG_SPL_FLUSH_IMAGE
38#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9b155ca2013-08-16 15:16:14 +080039#define CONFIG_FSL_LAW /* Use common FSL init code */
40#define CONFIG_SYS_TEXT_BASE 0x11001000
41#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080042#define CONFIG_SPL_PAD_TO 0x20000
43#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053044#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080045#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
46#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080047#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080048#define CONFIG_SYS_MPC85XX_NO_RESETVEC
49#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
50#define CONFIG_SPL_SPI_BOOT
51#ifdef CONFIG_SPL_BUILD
52#define CONFIG_SPL_COMMON_INIT_DDR
53#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000054#endif
55
Matthew McClintockcd99caa2013-02-18 10:02:19 +000056#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080057#define CONFIG_SYS_NAND_MAX_ECCPOS 56
58#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000059
60#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080061#ifdef CONFIG_TPL_BUILD
62#define CONFIG_SPL_NAND_BOOT
63#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060064#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080065#define CONFIG_SPL_COMMON_INIT_DDR
66#define CONFIG_SPL_MAX_SIZE (128 << 10)
67#define CONFIG_SPL_TEXT_BASE 0xf8f81000
68#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053069#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080070#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
71#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
72#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
73#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000074#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000075#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080076#define CONFIG_SPL_TEXT_BASE 0xff800000
77#define CONFIG_SPL_MAX_SIZE 4096
78#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
79#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
80#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
81#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
82#endif
83#define CONFIG_SPL_PAD_TO 0x20000
84#define CONFIG_TPL_PAD_TO 0x20000
85#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
86#define CONFIG_SYS_TEXT_BASE 0x11001000
87#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000088#endif
89
Timur Tabi9b45b5a2010-06-14 15:28:24 -050090/* High Level Configuration Options */
91#define CONFIG_BOOKE /* BOOKE */
92#define CONFIG_E500 /* BOOKE e500 family */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050093#define CONFIG_P1022
94#define CONFIG_P1022DS
95#define CONFIG_MP /* support multiple processors */
96
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020097#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053098#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020099#endif
100
Kumar Galae727a362011-01-12 02:48:53 -0600101#ifndef CONFIG_RESET_VECTOR_ADDRESS
102#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
103#endif
104
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500105#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400106#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
107#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
108#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500109#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
110#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
111#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
112
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500113#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -0500114
115#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500116#define CONFIG_ADDR_MAP
117#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800118#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500119
120#define CONFIG_FSL_LAW /* Use common FSL init code */
121
122#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
123#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
124#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
125
126/*
127 * These can be toggled for performance analysis, otherwise use default.
128 */
129#define CONFIG_L2_CACHE
130#define CONFIG_BTB
131
132#define CONFIG_SYS_MEMTEST_START 0x00000000
133#define CONFIG_SYS_MEMTEST_END 0x7fffffff
134
Timur Tabid8f341c2011-08-04 18:03:41 -0500135#define CONFIG_SYS_CCSRBAR 0xffe00000
136#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500137
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000138/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
139 SPL code*/
140#ifdef CONFIG_SPL_BUILD
141#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
142#endif
143
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500144/* DDR Setup */
145#define CONFIG_DDR_SPD
146#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700147#define CONFIG_SYS_FSL_DDR3
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500148
149#ifdef CONFIG_DDR_ECC
150#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
151#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
152#endif
153
154#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
155#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
156
157#define CONFIG_NUM_DDR_CONTROLLERS 1
158#define CONFIG_DIMM_SLOTS_PER_CTLR 1
159#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
160
161/* I2C addresses of SPD EEPROMs */
162#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600163#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500164
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000165/* These are used when DDR doesn't use SPD. */
166#define CONFIG_SYS_SDRAM_SIZE 2048
167#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
168#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
169#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
170#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
171#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
172#define CONFIG_SYS_DDR_TIMING_3 0x00010000
173#define CONFIG_SYS_DDR_TIMING_0 0x40110104
174#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
175#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
176#define CONFIG_SYS_DDR_MODE_1 0x00441221
177#define CONFIG_SYS_DDR_MODE_2 0x00000000
178#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
179#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
180#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
181#define CONFIG_SYS_DDR_CONTROL 0xc7000008
182#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
183#define CONFIG_SYS_DDR_TIMING_4 0x00220001
184#define CONFIG_SYS_DDR_TIMING_5 0x02401400
185#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
186#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
187
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500188/*
189 * Memory map
190 *
191 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
192 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
193 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
194 *
195 * Localbus cacheable (TBD)
196 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
197 *
198 * Localbus non-cacheable
199 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
200 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000201 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500202 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
203 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
204 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
205 */
206
207/*
208 * Local Bus Definitions
209 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000210#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800211#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000212#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800213#else
214#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
215#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500216
217#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000218 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500219#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
220
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000221#ifdef CONFIG_NAND
222#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
223#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
224#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500225#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
226#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000227#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500228
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000229#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500230#define CONFIG_SYS_FLASH_QUIET_TEST
231#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
232
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000233#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500234#define CONFIG_SYS_MAX_FLASH_SECT 1024
235
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000236#ifndef CONFIG_SYS_MONITOR_BASE
237#ifdef CONFIG_SPL_BUILD
238#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
239#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200240#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000241#endif
242#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500243
244#define CONFIG_FLASH_CFI_DRIVER
245#define CONFIG_SYS_FLASH_CFI
246#define CONFIG_SYS_FLASH_EMPTY_INFO
247
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000248/* Nand Flash */
249#if defined(CONFIG_NAND_FSL_ELBC)
250#define CONFIG_SYS_NAND_BASE 0xff800000
251#ifdef CONFIG_PHYS_64BIT
252#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
253#else
254#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
255#endif
256
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800257#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000258#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000259#define CONFIG_CMD_NAND 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800260#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000261#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
262
263/* NAND flash config */
264#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
265 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
266 | BR_PS_8 /* Port Size = 8 bit */ \
267 | BR_MS_FCM /* MSEL = FCM */ \
268 | BR_V) /* valid */
269#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
270 | OR_FCM_PGS /* Large Page*/ \
271 | OR_FCM_CSCT \
272 | OR_FCM_CST \
273 | OR_FCM_CHT \
274 | OR_FCM_SCY_1 \
275 | OR_FCM_TRLX \
276 | OR_FCM_EHTR)
277#ifdef CONFIG_NAND
278#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
279#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
280#else
281#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
282#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
283#endif
284
285#endif /* CONFIG_NAND_FSL_ELBC */
286
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500287#define CONFIG_BOARD_EARLY_INIT_F
288#define CONFIG_BOARD_EARLY_INIT_R
289#define CONFIG_MISC_INIT_R
Timur Tabi8848d472010-07-21 16:56:19 -0500290#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500291
292#define CONFIG_FSL_NGPIXIS
293#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800294#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500295#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800296#else
297#define PIXIS_BASE_PHYS PIXIS_BASE
298#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500299
300#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
301#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
302
303#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800304#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500305#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000306#define PIXIS_SPD 0x07
307#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800308#define PIXIS_ELBC_SPI_MASK 0xc0
309#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500310
311#define CONFIG_SYS_INIT_RAM_LOCK
312#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200313#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500314
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500315#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200316 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
318
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530319#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800320#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500321
322/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800323 * Config the L2 Cache as L2 SRAM
324*/
325#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800326#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800327#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
328#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
329#define CONFIG_SYS_L2_SIZE (256 << 10)
330#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
331#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800332#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800333#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang3587a832014-01-24 15:50:08 +0800334#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
335#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800336#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800337#elif defined(CONFIG_NAND)
338#ifdef CONFIG_TPL_BUILD
339#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
340#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
341#define CONFIG_SYS_L2_SIZE (256 << 10)
342#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
343#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
344#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
345#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
346#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
347#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
348#else
349#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
350#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
351#define CONFIG_SYS_L2_SIZE (256 << 10)
352#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
353#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
354#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
355#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800356#endif
357#endif
358
359/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500360 * Serial Port
361 */
362#define CONFIG_CONS_INDEX 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500363#define CONFIG_SYS_NS16550_SERIAL
364#define CONFIG_SYS_NS16550_REG_SIZE 1
365#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800366#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000367#define CONFIG_NS16550_MIN_FUNCTIONS
368#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500369
370#define CONFIG_SYS_BAUDRATE_TABLE \
371 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
372
373#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
374#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
375
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500376/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500377
Timur Tabi209c0722010-09-24 01:25:53 +0200378#ifdef CONFIG_FSL_DIU_FB
379#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200380#define CONFIG_CMD_BMP
Timur Tabi209c0722010-09-24 01:25:53 +0200381#define CONFIG_VIDEO_LOGO
382#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500383#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
384/*
385 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
386 * disable empty flash sector detection, which is I/O-intensive.
387 */
388#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500389#endif
390
Timur Tabi32f709e2011-04-11 14:18:22 -0500391#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang6c698c02011-01-24 18:21:19 +0800392#endif
393
394#ifdef CONFIG_ATI
395#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800396#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800397#define CONFIG_ATI_RADEON_FB
398#define CONFIG_VIDEO_LOGO
399#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800400#endif
401
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500402/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200403#define CONFIG_SYS_I2C
404#define CONFIG_SYS_I2C_FSL
405#define CONFIG_SYS_FSL_I2C_SPEED 400000
406#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
407#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
408#define CONFIG_SYS_FSL_I2C2_SPEED 400000
409#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
410#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500411#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500412
413/*
414 * I2C2 EEPROM
415 */
416#define CONFIG_ID_EEPROM
417#define CONFIG_SYS_I2C_EEPROM_NXID
418#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
419#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
420#define CONFIG_SYS_EEPROM_BUS_NUM 1
421
422/*
Jiang Yutang382e3572011-02-24 16:11:56 +0800423 * eSPI - Enhanced SPI
424 */
Jiang Yutang382e3572011-02-24 16:11:56 +0800425
426#define CONFIG_HARD_SPI
Jiang Yutang382e3572011-02-24 16:11:56 +0800427
Jiang Yutang382e3572011-02-24 16:11:56 +0800428#define CONFIG_SF_DEFAULT_SPEED 10000000
429#define CONFIG_SF_DEFAULT_MODE 0
430
431/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500432 * General PCI
433 * Memory space is mapped 1-1, but I/O space must start from 0.
434 */
435
436/* controller 1, Slot 2, tgtid 1, Base address a000 */
437#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800438#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500439#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
440#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800441#else
442#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
443#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
444#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500445#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
446#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
447#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800448#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500449#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800450#else
451#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
452#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500453#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
454
455/* controller 2, direct to uli, tgtid 2, Base address 9000 */
456#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800457#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500458#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
459#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800460#else
461#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
462#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
463#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500464#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
465#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
466#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800467#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500468#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800469#else
470#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
471#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500472#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
473
474/* controller 3, Slot 1, tgtid 3, Base address b000 */
475#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800476#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500477#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
478#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800479#else
480#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
481#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
482#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500483#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
484#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
485#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800486#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500487#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800488#else
489#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
490#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500491#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
492
493#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000494#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500495#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
496#endif
497
498/* SATA */
499#define CONFIG_LIBATA
500#define CONFIG_FSL_SATA
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000501#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500502
503#define CONFIG_SYS_SATA_MAX_DEVICE 2
504#define CONFIG_SATA1
505#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
506#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
507#define CONFIG_SATA2
508#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
509#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
510
511#ifdef CONFIG_FSL_SATA
512#define CONFIG_LBA48
513#define CONFIG_CMD_SATA
514#define CONFIG_DOS_PARTITION
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500515#endif
516
517#define CONFIG_MMC
518#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500519#define CONFIG_FSL_ESDHC
520#define CONFIG_GENERIC_MMC
521#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
522#endif
523
524#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500525#define CONFIG_DOS_PARTITION
526#endif
527
528#define CONFIG_TSEC_ENET
529#ifdef CONFIG_TSEC_ENET
530
531#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500532
533#define CONFIG_MII /* MII PHY management */
534#define CONFIG_TSEC1 1
535#define CONFIG_TSEC1_NAME "eTSEC1"
536#define CONFIG_TSEC2 1
537#define CONFIG_TSEC2_NAME "eTSEC2"
538
539#define TSEC1_PHY_ADDR 1
540#define TSEC2_PHY_ADDR 2
541
542#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
543#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
544
545#define TSEC1_PHYIDX 0
546#define TSEC2_PHYIDX 0
547
548#define CONFIG_ETHPRIME "eTSEC1"
549
550#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
551#endif
552
553/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800554 * Dynamic MTD Partition support with mtdparts
555 */
556#define CONFIG_MTD_DEVICE
557#define CONFIG_MTD_PARTITIONS
558#define CONFIG_CMD_MTDPARTS
559#define CONFIG_FLASH_CFI_MTD
560#ifdef CONFIG_PHYS_64BIT
561#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
562#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
563 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
564 "512k(dtb),768k(u-boot)"
565#else
566#define MTDIDS_DEFAULT "nor0=e8000000.nor"
567#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
568 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
569 "512k(dtb),768k(u-boot)"
570#endif
571
572/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500573 * Environment
574 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800575#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000576#define CONFIG_ENV_IS_IN_SPI_FLASH
577#define CONFIG_ENV_SPI_BUS 0
578#define CONFIG_ENV_SPI_CS 0
579#define CONFIG_ENV_SPI_MAX_HZ 10000000
580#define CONFIG_ENV_SPI_MODE 0
581#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
582#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
583#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800584#elif defined(CONFIG_SDCARD)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000585#define CONFIG_ENV_IS_IN_MMC
Ying Zhangdfb2b152013-08-16 15:16:12 +0800586#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000587#define CONFIG_ENV_SIZE 0x2000
588#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000589#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800590#ifdef CONFIG_TPL_BUILD
591#define CONFIG_ENV_SIZE 0x2000
592#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
593#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000594#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800595#endif
596#define CONFIG_ENV_IS_IN_NAND
597#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000598#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000599#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000600#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
601#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
602#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000603#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500604#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000605#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500606#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000607#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
608#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500609
610#define CONFIG_LOADS_ECHO
611#define CONFIG_SYS_LOADS_BAUD_CHANGE
612
613/*
614 * Command line configuration.
615 */
Kumar Gala5900ea72010-06-09 22:59:41 -0500616#define CONFIG_CMD_ERRATA
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500617#define CONFIG_CMD_IRQ
Matthew McClintock49b9da12010-12-17 17:26:41 -0600618#define CONFIG_CMD_REGINFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500619
620#ifdef CONFIG_PCI
621#define CONFIG_CMD_PCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500622#endif
623
624/*
625 * USB
626 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000627#define CONFIG_HAS_FSL_DR_USB
628#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500629#define CONFIG_USB_EHCI
630
631#ifdef CONFIG_USB_EHCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500632#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
633#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500634#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000635#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500636
637/*
638 * Miscellaneous configurable options
639 */
640#define CONFIG_SYS_LONGHELP /* undef to save memory */
641#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500642#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500643#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500644#ifdef CONFIG_CMD_KGDB
645#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
646#else
647#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
648#endif
649/* Print Buffer Size */
650#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
651#define CONFIG_SYS_MAXARGS 16
652#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500653
654/*
655 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500656 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500657 * the maximum mapped by the Linux kernel during initialization.
658 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500659#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
660#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500661
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500662#ifdef CONFIG_CMD_KGDB
663#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500664#endif
665
666/*
667 * Environment Configuration
668 */
669
670#define CONFIG_HOSTNAME p1022ds
Joe Hershberger257ff782011-10-13 13:03:47 +0000671#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000672#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500673#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
674
675#define CONFIG_LOADADDR 1000000
676
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500677
678#define CONFIG_BAUDRATE 115200
679
Timur Tabi1a70b232012-05-04 12:21:29 +0000680#define CONFIG_EXTRA_ENV_SETTINGS \
681 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200682 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
683 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000684 "tftpflash=tftpboot $loadaddr $uboot && " \
685 "protect off $ubootaddr +$filesize && " \
686 "erase $ubootaddr +$filesize && " \
687 "cp.b $loadaddr $ubootaddr $filesize && " \
688 "protect on $ubootaddr +$filesize && " \
689 "cmp.b $loadaddr $ubootaddr $filesize\0" \
690 "consoledev=ttyS0\0" \
691 "ramdiskaddr=2000000\0" \
692 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500693 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000694 "fdtfile=p1022ds.dtb\0" \
695 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500696 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500697
698#define CONFIG_HDBOOT \
699 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000700 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500701 "tftp $loadaddr $bootfile;" \
702 "tftp $fdtaddr $fdtfile;" \
703 "bootm $loadaddr - $fdtaddr"
704
705#define CONFIG_NFSBOOTCOMMAND \
706 "setenv bootargs root=/dev/nfs rw " \
707 "nfsroot=$serverip:$rootpath " \
708 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000709 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500710 "tftp $loadaddr $bootfile;" \
711 "tftp $fdtaddr $fdtfile;" \
712 "bootm $loadaddr - $fdtaddr"
713
714#define CONFIG_RAMBOOTCOMMAND \
715 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000716 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500717 "tftp $ramdiskaddr $ramdiskfile;" \
718 "tftp $loadaddr $bootfile;" \
719 "tftp $fdtaddr $fdtfile;" \
720 "bootm $loadaddr $ramdiskaddr $fdtaddr"
721
722#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
723
724#endif