blob: f01846ef9a6bf9c715fb91d5dc29bbe487ed660a [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020014#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020015#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010016#include <serial.h>
17#ifdef CONFIG_SPL_BUILD
18#include <spl.h>
19#endif
20#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/gpio.h>
24#include <asm/arch/sys_proto.h>
25#include <asm/arch/timer.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020026#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010027
Ian Campbelld41e2f672014-07-06 20:03:20 +010028#include <linux/compiler.h>
29
Simon Glass5debe1f2015-02-07 10:47:30 -070030struct fel_stash {
31 uint32_t sp;
32 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020033 uint32_t cpsr;
34 uint32_t sctlr;
35 uint32_t vbar;
36 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070037};
38
39struct fel_stash fel_stash __attribute__((section(".data")));
40
Simon Glass87356822014-12-23 12:04:52 -070041static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010042{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080043#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Ian Campbell8f32aaa2014-10-24 21:20:47 +010044#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080045 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
46 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
47 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
48#endif
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010049#if defined(CONFIG_MACH_SUN8I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080050 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
51 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010052#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080053 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
54 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010055#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080056 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010057#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010058 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
59 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080060 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010061#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010062 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
63 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080064 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010065#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010066 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
67 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +080068 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +080069#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
70 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
71 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
72 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010073#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
74 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
75 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
76 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010077#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010078 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
79 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080080 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -070081#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
82 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
83 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
84 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010085#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010086 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
87 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080088 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +020089#else
90#error Unsupported console port number. Please fix pin mux settings in board.c
91#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010092
93 return 0;
94}
Simon Glass87356822014-12-23 12:04:52 -070095
Simon Glass5debe1f2015-02-07 10:47:30 -070096void spl_board_load_image(void)
97{
98 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
99 return_to_fel(fel_stash.sp, fel_stash.lr);
100}
101
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100102void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700103{
Hans de Goedef055ed62015-04-06 20:55:39 +0200104#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_A23
Simon Glass87356822014-12-23 12:04:52 -0700105 /* Magic (undocmented) value taken from boot0, without this DRAM
106 * access gets messed up (seems cache related) */
107 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
108#endif
Hans de Goede343bee02015-04-06 20:16:36 +0200109#if defined CONFIG_MACH_SUN6I || \
110 defined CONFIG_MACH_SUN7I || \
111 defined CONFIG_MACH_SUN8I
Simon Glass87356822014-12-23 12:04:52 -0700112 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
113 asm volatile(
114 "mrc p15, 0, r0, c1, c0, 1\n"
115 "orr r0, r0, #1 << 6\n"
116 "mcr p15, 0, r0, c1, c0, 1\n");
117#endif
118
119 clock_init();
120 timer_init();
121 gpio_init();
122 i2c_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100123}
Simon Glass87356822014-12-23 12:04:52 -0700124
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100125#ifdef CONFIG_SPL_BUILD
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200126DECLARE_GLOBAL_DATA_PTR;
127
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100128/* The sunxi internal brom will try to loader external bootloader
129 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100130 */
131u32 spl_boot_device(void)
132{
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200133 struct mmc *mmc0, *mmc1;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200134 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200135 * When booting from the SD card or NAND memory, the "eGON.BT0"
136 * signature is expected to be found in memory at the address 0x0004
137 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200138 *
139 * When booting in the FEL mode over USB, this signature is patched in
140 * memory and replaced with something else by the 'fel' tool. This other
141 * signature is selected in such a way, that it can't be present in a
142 * valid bootable SD card image (because the BROM would refuse to
143 * execute the SPL in this case).
144 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200145 * This checks for the signature and if it is not found returns to
146 * the FEL code in the BROM to wait and receive the main u-boot
147 * binary over USB. If it is found, it determines where SPL was
148 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200149 */
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200150 if (readl(4) != 0x4E4F4765 || readl(8) != 0x3054422E) /* eGON.BT0 */
Simon Glass5debe1f2015-02-07 10:47:30 -0700151 return BOOT_DEVICE_BOARD;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200152
153 /* The BROM will try to boot from mmc0 first, so try that first. */
154 mmc_initialize(gd->bd);
155 mmc0 = find_mmc_device(0);
156 if (sunxi_mmc_has_egon_boot_signature(mmc0))
157 return BOOT_DEVICE_MMC1;
158
159 /* Fallback to booting NAND if enabled. */
160 if (IS_ENABLED(CONFIG_SPL_NAND_SUPPORT))
161 return BOOT_DEVICE_NAND;
162
163 if (CONFIG_MMC_SUNXI_SLOT_EXTRA == 2) {
164 mmc1 = find_mmc_device(1);
165 if (sunxi_mmc_has_egon_boot_signature(mmc1)) {
166 /*
167 * spl_mmc.c: spl_mmc_load_image() is hard-coded to
168 * use find_mmc_device(0), no matter what we
169 * return. Swap mmc0 and mmc2 to make this work.
170 */
171 mmc0->block_dev.dev = 1;
172 mmc1->block_dev.dev = 0;
173 return BOOT_DEVICE_MMC2;
174 }
175 }
176
177 panic("Could not determine boot source\n");
178 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100179}
180
181/* No confirmation data available in SPL yet. Hardcode bootmode */
182u32 spl_boot_mode(void)
183{
184 return MMCSD_MODE_RAW;
185}
186
187void board_init_f(ulong dummy)
188{
Simon Glass87356822014-12-23 12:04:52 -0700189 preloader_console_init();
190
191#ifdef CONFIG_SPL_I2C_SUPPORT
192 /* Needed early by sunxi_board_init if PMU is enabled */
193 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
194#endif
195 sunxi_board_init();
196
197 /* Clear the BSS. */
198 memset(__bss_start, 0, __bss_end - __bss_start);
199
200 board_init_r(NULL, 0);
201}
202#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100203
204void reset_cpu(ulong addr)
205{
Hans de Goedef07872b2015-04-06 20:33:34 +0200206#ifdef CONFIG_SUNXI_GEN_SUN4I
Hans de Goede1374e892014-06-09 11:36:56 +0200207 static const struct sunxi_wdog *wdog =
208 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
209
210 /* Set the watchdog for its shortest interval (.5s) and wait */
211 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
212 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200213
214 while (1) {
215 /* sun5i sometimes gets stuck without this */
216 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
217 }
Hans de Goedef07872b2015-04-06 20:33:34 +0200218#endif
219#ifdef CONFIG_SUNXI_GEN_SUN6I
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800220 static const struct sunxi_wdog *wdog =
221 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
222
223 /* Set the watchdog for its shortest interval (.5s) and wait */
224 writel(WDT_CFG_RESET, &wdog->cfg);
225 writel(WDT_MODE_EN, &wdog->mode);
226 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200227 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800228#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100229}
230
Ian Campbell6efe3692014-05-05 11:52:26 +0100231#ifndef CONFIG_SYS_DCACHE_OFF
232void enable_caches(void)
233{
234 /* Enable D-cache. I-cache is already enabled in start.S */
235 dcache_enable();
236}
237#endif
Ian Campbellba8311f2014-05-05 11:52:28 +0100238
239#ifdef CONFIG_CMD_NET
240/*
241 * Initializes on-chip ethernet controllers.
242 * to override, implement board_eth_init()
243 */
244int cpu_eth_init(bd_t *bis)
245{
Ian Campbelld41e2f672014-07-06 20:03:20 +0100246 __maybe_unused int rc;
Ian Campbellba8311f2014-05-05 11:52:28 +0100247
Hans de Goede9b218722014-07-26 17:09:13 +0200248#ifdef CONFIG_MACPWR
Hans de Goedeb9dc2082015-06-07 15:26:42 +0200249 gpio_request(CONFIG_MACPWR, "macpwr");
Hans de Goede9b218722014-07-26 17:09:13 +0200250 gpio_direction_output(CONFIG_MACPWR, 1);
251 mdelay(200);
252#endif
253
Ian Campbellba8311f2014-05-05 11:52:28 +0100254#ifdef CONFIG_SUNXI_GMAC
255 rc = sunxi_gmac_initialize(bis);
256 if (rc < 0) {
257 printf("sunxi: failed to initialize gmac\n");
258 return rc;
259 }
260#endif
261
262 return 0;
263}
264#endif