blob: cdacbbd43ba49648ecfda224be40036aa8d3bd6b [file] [log] [blame]
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
Xiaowei Bao3a13e292020-01-08 14:29:54 +08003 * Copyright 2018-2020 NXP
Priyanka Jainfd45ca02018-11-28 13:04:27 +00004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +00008#include <dm.h>
9#include <dm/platform_data/serial_pl01x.h>
10#include <i2c.h>
11#include <malloc.h>
12#include <errno.h>
13#include <netdev.h>
14#include <fsl_ddr.h>
15#include <fsl_sec.h>
16#include <asm/io.h>
17#include <fdt_support.h>
18#include <linux/libfdt.h>
19#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060020#include <env_internal.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000021#include <efi_loader.h>
22#include <asm/arch/mmu.h>
23#include <hwconfig.h>
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +000024#include <asm/arch/clock.h>
25#include <asm/arch/config.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000026#include <asm/arch/fsl_serdes.h>
27#include <asm/arch/soc.h>
28#include "../common/qixis.h"
29#include "../common/vid.h"
30#include <fsl_immap.h>
Laurentiu Tudor7085d072019-10-18 09:01:55 +000031#include <asm/arch-fsl-layerscape/fsl_icid.h>
Priyanka Jainfd45ca02018-11-28 13:04:27 +000032
Meenakshi Aggarwal936a68d2018-11-30 22:32:12 +053033#ifdef CONFIG_EMC2305
34#include "../common/emc2305.h"
35#endif
36
Pankaj Bansal338baa32019-02-08 10:29:58 +000037#ifdef CONFIG_TARGET_LX2160AQDS
38#define CFG_MUX_I2C_SDHC(reg, value) ((reg & 0x3f) | value)
39#define SET_CFG_MUX1_SDHC1_SDHC(reg) (reg & 0x3f)
40#define SET_CFG_MUX2_SDHC1_SPI(reg, value) ((reg & 0xcf) | value)
41#define SET_CFG_MUX3_SDHC1_SPI(reg, value) ((reg & 0xf8) | value)
42#define SET_CFG_MUX_SDHC2_DSPI(reg, value) ((reg & 0xf8) | value)
43#define SET_CFG_MUX1_SDHC1_DSPI(reg, value) ((reg & 0x3f) | value)
44#define SDHC1_BASE_PMUX_DSPI 2
45#define SDHC2_BASE_PMUX_DSPI 2
46#define IIC5_PMUX_SPI3 3
47#endif /* CONFIG_TARGET_LX2160AQDS */
48
Priyanka Jainfd45ca02018-11-28 13:04:27 +000049DECLARE_GLOBAL_DATA_PTR;
50
51static struct pl01x_serial_platdata serial0 = {
52#if CONFIG_CONS_INDEX == 0
53 .base = CONFIG_SYS_SERIAL0,
54#elif CONFIG_CONS_INDEX == 1
55 .base = CONFIG_SYS_SERIAL1,
56#else
57#error "Unsupported console index value."
58#endif
59 .type = TYPE_PL011,
60};
61
62U_BOOT_DEVICE(nxp_serial0) = {
63 .name = "serial_pl01x",
64 .platdata = &serial0,
65};
66
67static struct pl01x_serial_platdata serial1 = {
68 .base = CONFIG_SYS_SERIAL1,
69 .type = TYPE_PL011,
70};
71
72U_BOOT_DEVICE(nxp_serial1) = {
73 .name = "serial_pl01x",
74 .platdata = &serial1,
75};
76
77int select_i2c_ch_pca9547(u8 ch)
78{
79 int ret;
80
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080081#ifndef CONFIG_DM_I2C
Priyanka Jainfd45ca02018-11-28 13:04:27 +000082 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080083#else
84 struct udevice *dev;
85
86 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
87 if (!ret)
88 ret = dm_i2c_write(dev, 0, &ch, 1);
89#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +000090 if (ret) {
91 puts("PCA: failed to select proper channel\n");
92 return ret;
93 }
94
95 return 0;
96}
97
98static void uart_get_clock(void)
99{
100 serial0.clock = get_serial_clock();
101 serial1.clock = get_serial_clock();
102}
103
104int board_early_init_f(void)
105{
106#ifdef CONFIG_SYS_I2C_EARLY_INIT
107 i2c_early_init_f();
108#endif
109 /* get required clock for UART IP */
110 uart_get_clock();
111
Meenakshi Aggarwal936a68d2018-11-30 22:32:12 +0530112#ifdef CONFIG_EMC2305
113 select_i2c_ch_pca9547(I2C_MUX_CH_EMC2305);
114 emc2305_init();
115 set_fan_speed(I2C_EMC2305_PWM);
116 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
117#endif
118
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000119 fsl_lsch3_early_init_f();
120 return 0;
121}
122
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000123#ifdef CONFIG_OF_BOARD_FIXUP
124int board_fix_fdt(void *fdt)
125{
126 char *reg_names, *reg_name;
127 int names_len, old_name_len, new_name_len, remaining_names_len;
128 struct str_map {
129 char *old_str;
130 char *new_str;
131 } reg_names_map[] = {
Pankaj Bansal58ace212019-11-20 09:12:47 +0000132 { "ccsr", "dbi" },
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000133 { "pf_ctrl", "ctrl" }
134 };
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000135 int off = -1, i = 0;
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000136
137 if (IS_SVR_REV(get_svr(), 1, 0))
138 return 0;
139
140 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,lx2160a-pcie");
141 while (off != -FDT_ERR_NOTFOUND) {
142 fdt_setprop(fdt, off, "compatible", "fsl,ls-pcie",
143 strlen("fsl,ls-pcie") + 1);
144
145 reg_names = (char *)fdt_getprop(fdt, off, "reg-names",
146 &names_len);
147 if (!reg_names)
148 continue;
149
150 reg_name = reg_names;
151 remaining_names_len = names_len - (reg_name - reg_names);
Vikas Singh1fe634a2020-02-12 13:47:09 +0530152 i = 0;
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000153 while ((i < ARRAY_SIZE(reg_names_map)) && remaining_names_len) {
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000154 old_name_len = strlen(reg_names_map[i].old_str);
155 new_name_len = strlen(reg_names_map[i].new_str);
156 if (memcmp(reg_name, reg_names_map[i].old_str,
157 old_name_len) == 0) {
158 /* first only leave required bytes for new_str
159 * and copy rest of the string after it
160 */
161 memcpy(reg_name + new_name_len,
162 reg_name + old_name_len,
163 remaining_names_len - old_name_len);
164 /* Now copy new_str */
165 memcpy(reg_name, reg_names_map[i].new_str,
166 new_name_len);
167 names_len -= old_name_len;
168 names_len += new_name_len;
Pankaj Bansal844e0ed2020-01-15 05:57:00 +0000169 i++;
Pankaj Bansalc6b6ba62019-08-17 01:07:32 +0000170 }
171
172 reg_name = memchr(reg_name, '\0', remaining_names_len);
173 if (!reg_name)
174 break;
175
176 reg_name += 1;
177
178 remaining_names_len = names_len -
179 (reg_name - reg_names);
180 }
181
182 fdt_setprop(fdt, off, "reg-names", reg_names, names_len);
183 off = fdt_node_offset_by_compatible(fdt, off,
184 "fsl,lx2160a-pcie");
185 }
186
187 return 0;
188}
189#endif
190
Pankaj Bansal338baa32019-02-08 10:29:58 +0000191#if defined(CONFIG_TARGET_LX2160AQDS)
192void esdhc_dspi_status_fixup(void *blob)
193{
194 const char esdhc0_path[] = "/soc/esdhc@2140000";
195 const char esdhc1_path[] = "/soc/esdhc@2150000";
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800196 const char dspi0_path[] = "/soc/spi@2100000";
197 const char dspi1_path[] = "/soc/spi@2110000";
198 const char dspi2_path[] = "/soc/spi@2120000";
Pankaj Bansal338baa32019-02-08 10:29:58 +0000199
200 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
201 u32 sdhc1_base_pmux;
202 u32 sdhc2_base_pmux;
203 u32 iic5_pmux;
204
205 /* Check RCW field sdhc1_base_pmux to enable/disable
206 * esdhc0/dspi0 DT node
207 */
208 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
209 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
210 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
211
212 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
213 do_fixup_by_path(blob, dspi0_path, "status", "okay",
214 sizeof("okay"), 1);
215 do_fixup_by_path(blob, esdhc0_path, "status", "disabled",
216 sizeof("disabled"), 1);
217 } else {
218 do_fixup_by_path(blob, esdhc0_path, "status", "okay",
219 sizeof("okay"), 1);
220 do_fixup_by_path(blob, dspi0_path, "status", "disabled",
221 sizeof("disabled"), 1);
222 }
223
224 /* Check RCW field sdhc2_base_pmux to enable/disable
225 * esdhc1/dspi1 DT node
226 */
227 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
228 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
229 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
230
231 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
232 do_fixup_by_path(blob, dspi1_path, "status", "okay",
233 sizeof("okay"), 1);
234 do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
235 sizeof("disabled"), 1);
236 } else {
237 do_fixup_by_path(blob, esdhc1_path, "status", "okay",
238 sizeof("okay"), 1);
239 do_fixup_by_path(blob, dspi1_path, "status", "disabled",
240 sizeof("disabled"), 1);
241 }
242
243 /* Check RCW field IIC5 to enable dspi2 DT node */
244 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
245 & FSL_CHASSIS3_IIC5_PMUX_MASK;
246 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
247
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800248 if (iic5_pmux == IIC5_PMUX_SPI3)
Pankaj Bansal338baa32019-02-08 10:29:58 +0000249 do_fixup_by_path(blob, dspi2_path, "status", "okay",
250 sizeof("okay"), 1);
Xiaowei Bao3a13e292020-01-08 14:29:54 +0800251 else
252 do_fixup_by_path(blob, dspi2_path, "status", "disabled",
253 sizeof("disabled"), 1);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000254}
255#endif
256
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000257int esdhc_status_fixup(void *blob, const char *compat)
258{
Pankaj Bansal338baa32019-02-08 10:29:58 +0000259#if defined(CONFIG_TARGET_LX2160AQDS)
260 /* Enable esdhc and dspi DT nodes based on RCW fields */
261 esdhc_dspi_status_fixup(blob);
262#else
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000263 /* Enable both esdhc DT nodes for LX2160ARDB */
264 do_fixup_by_compat(blob, compat, "status", "okay",
265 sizeof("okay"), 1);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000266#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000267 return 0;
268}
269
270#if defined(CONFIG_VID)
271int i2c_multiplexer_select_vid_channel(u8 channel)
272{
273 return select_i2c_ch_pca9547(channel);
274}
275
Priyanka Jaine94c3242019-02-04 06:32:36 +0000276int init_func_vid(void)
277{
278 if (adjust_vdd(0) < 0)
279 printf("core voltage not adjusted\n");
280
281 return 0;
282}
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000283#endif
284
285int checkboard(void)
286{
287 enum boot_src src = get_boot_src();
288 char buf[64];
289 u8 sw;
Pankaj Bansal338baa32019-02-08 10:29:58 +0000290#ifdef CONFIG_TARGET_LX2160AQDS
291 int clock;
292 static const char *const freq[] = {"100", "125", "156.25",
293 "161.13", "322.26", "", "", "",
294 "", "", "", "", "", "", "",
295 "100 separate SSCG"};
296#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000297
298 cpu_name(buf);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000299#ifdef CONFIG_TARGET_LX2160AQDS
300 printf("Board: %s-QDS, ", buf);
301#else
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000302 printf("Board: %s-RDB, ", buf);
Pankaj Bansal338baa32019-02-08 10:29:58 +0000303#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000304
305 sw = QIXIS_READ(arch);
306 printf("Board version: %c, boot from ", (sw & 0xf) - 1 + 'A');
307
308 if (src == BOOT_SOURCE_SD_MMC) {
309 puts("SD\n");
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +0530310 } else if (src == BOOT_SOURCE_SD_MMC2) {
311 puts("eMMC\n");
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000312 } else {
313 sw = QIXIS_READ(brdcfg[0]);
314 sw = (sw >> QIXIS_XMAP_SHIFT) & QIXIS_XMAP_MASK;
315 switch (sw) {
316 case 0:
317 case 4:
318 puts("FlexSPI DEV#0\n");
319 break;
320 case 1:
321 puts("FlexSPI DEV#1\n");
322 break;
323 case 2:
324 case 3:
325 puts("FlexSPI EMU\n");
326 break;
327 default:
328 printf("invalid setting, xmap: %d\n", sw);
329 break;
330 }
331 }
Pankaj Bansal338baa32019-02-08 10:29:58 +0000332#ifdef CONFIG_TARGET_LX2160AQDS
333 printf("FPGA: v%d (%s), build %d",
334 (int)QIXIS_READ(scver), qixis_read_tag(buf),
335 (int)qixis_read_minor());
336 /* the timestamp string contains "\n" at the end */
337 printf(" on %s", qixis_read_time(buf));
338
339 puts("SERDES1 Reference : ");
340 sw = QIXIS_READ(brdcfg[2]);
341 clock = sw >> 4;
342 printf("Clock1 = %sMHz ", freq[clock]);
343 clock = sw & 0x0f;
344 printf("Clock2 = %sMHz", freq[clock]);
345
346 sw = QIXIS_READ(brdcfg[3]);
347 puts("\nSERDES2 Reference : ");
348 clock = sw >> 4;
349 printf("Clock1 = %sMHz ", freq[clock]);
350 clock = sw & 0x0f;
351 printf("Clock2 = %sMHz", freq[clock]);
352
353 sw = QIXIS_READ(brdcfg[12]);
354 puts("\nSERDES3 Reference : ");
355 clock = sw >> 4;
356 printf("Clock1 = %sMHz Clock2 = %sMHz\n", freq[clock], freq[clock]);
357#else
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000358 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
359
360 puts("SERDES1 Reference: Clock1 = 161.13MHz Clock2 = 161.13MHz\n");
361 puts("SERDES2 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
Meenakshi Aggarwal06f43882019-09-04 16:39:56 +0530362 puts("SERDES3 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
Pankaj Bansal338baa32019-02-08 10:29:58 +0000363#endif
364 return 0;
365}
366
367#ifdef CONFIG_TARGET_LX2160AQDS
368/*
369 * implementation of CONFIG_ESDHC_DETECT_QUIRK Macro.
370 */
371u8 qixis_esdhc_detect_quirk(void)
372{
373 /* for LX2160AQDS res1[1] @ offset 0x1A is SDHC1 Control/Status (SDHC1)
374 * SDHC1 Card ID:
375 * Specifies the type of card installed in the SDHC1 adapter slot.
376 * 000= (reserved)
377 * 001= eMMC V4.5 adapter is installed.
378 * 010= SD/MMC 3.3V adapter is installed.
379 * 011= eMMC V4.4 adapter is installed.
380 * 100= eMMC V5.0 adapter is installed.
381 * 101= MMC card/Legacy (3.3V) adapter is installed.
382 * 110= SDCard V2/V3 adapter installed.
383 * 111= no adapter is installed.
384 */
385 return ((QIXIS_READ(res1[1]) & QIXIS_SDID_MASK) !=
386 QIXIS_ESDHC_NO_ADAPTER);
387}
388
389int config_board_mux(void)
390{
391 u8 reg11, reg5, reg13;
392 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
393 u32 sdhc1_base_pmux;
394 u32 sdhc2_base_pmux;
395 u32 iic5_pmux;
396
397 /* Routes {I2C2_SCL, I2C2_SDA} to SDHC1 as {SDHC1_CD_B, SDHC1_WP}.
398 * Routes {I2C3_SCL, I2C3_SDA} to CAN transceiver as {CAN1_TX,CAN1_RX}.
399 * Routes {I2C4_SCL, I2C4_SDA} to CAN transceiver as {CAN2_TX,CAN2_RX}.
400 * Qixis and remote systems are isolated from the I2C1 bus.
401 * Processor connections are still available.
402 * SPI2 CS2_B controls EN25S64 SPI memory device.
403 * SPI3 CS2_B controls EN25S64 SPI memory device.
404 * EC2 connects to PHY #2 using RGMII protocol.
405 * CLK_OUT connects to FPGA for clock measurement.
406 */
407
408 reg5 = QIXIS_READ(brdcfg[5]);
409 reg5 = CFG_MUX_I2C_SDHC(reg5, 0x40);
410 QIXIS_WRITE(brdcfg[5], reg5);
411
412 /* Check RCW field sdhc1_base_pmux
413 * esdhc0 : sdhc1_base_pmux = 0
414 * dspi0 : sdhc1_base_pmux = 2
415 */
416 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
417 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
418 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
419
420 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
421 reg11 = QIXIS_READ(brdcfg[11]);
422 reg11 = SET_CFG_MUX1_SDHC1_DSPI(reg11, 0x40);
423 QIXIS_WRITE(brdcfg[11], reg11);
424 } else {
425 /* - Routes {SDHC1_CMD, SDHC1_CLK } to SDHC1 adapter slot.
426 * {SDHC1_DAT3, SDHC1_DAT2} to SDHC1 adapter slot.
427 * {SDHC1_DAT1, SDHC1_DAT0} to SDHC1 adapter slot.
428 */
429 reg11 = QIXIS_READ(brdcfg[11]);
430 reg11 = SET_CFG_MUX1_SDHC1_SDHC(reg11);
431 QIXIS_WRITE(brdcfg[11], reg11);
432 }
433
434 /* Check RCW field sdhc2_base_pmux
435 * esdhc1 : sdhc2_base_pmux = 0 (default)
436 * dspi1 : sdhc2_base_pmux = 2
437 */
438 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
439 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
440 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
441
442 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
443 reg13 = QIXIS_READ(brdcfg[13]);
444 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x01);
445 QIXIS_WRITE(brdcfg[13], reg13);
446 } else {
447 reg13 = QIXIS_READ(brdcfg[13]);
448 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x00);
449 QIXIS_WRITE(brdcfg[13], reg13);
450 }
451
452 /* Check RCW field IIC5 to enable dspi2 DT nodei
453 * dspi2: IIC5 = 3
454 */
455 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
456 & FSL_CHASSIS3_IIC5_PMUX_MASK;
457 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
458
459 if (iic5_pmux == IIC5_PMUX_SPI3) {
460 /* - Routes {SDHC1_DAT4} to SPI3 devices as {SPI3_M_CS0_B}. */
461 reg11 = QIXIS_READ(brdcfg[11]);
462 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x10);
463 QIXIS_WRITE(brdcfg[11], reg11);
464
465 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} nowhere.
466 * {SDHC1_DAT7, SDHC1_DS } to {nothing, SPI3_M0_CLK }.
467 * {I2C5_SCL, I2C5_SDA } to {SPI3_M0_MOSI, SPI3_M0_MISO}.
468 */
469 reg11 = QIXIS_READ(brdcfg[11]);
470 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x01);
471 QIXIS_WRITE(brdcfg[11], reg11);
472 } else {
473 /* Routes {SDHC1_DAT4} to SDHC1 adapter slot */
474 reg11 = QIXIS_READ(brdcfg[11]);
475 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x00);
476 QIXIS_WRITE(brdcfg[11], reg11);
477
478 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} to SDHC1 adapter slot.
479 * {SDHC1_DAT7, SDHC1_DS } to SDHC1 adapter slot.
480 * {I2C5_SCL, I2C5_SDA } to SDHC1 adapter slot.
481 */
482 reg11 = QIXIS_READ(brdcfg[11]);
483 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x00);
484 QIXIS_WRITE(brdcfg[11], reg11);
485 }
486
487 return 0;
488}
Pankaj Bansal504472c2019-07-17 09:34:34 +0000489#elif defined(CONFIG_TARGET_LX2160ARDB)
490int config_board_mux(void)
491{
492 u8 brdcfg;
493
494 brdcfg = QIXIS_READ(brdcfg[4]);
495 /* The BRDCFG4 register controls general board configuration.
496 *|-------------------------------------------|
497 *|Field | Function |
498 *|-------------------------------------------|
499 *|5 | CAN I/O Enable (net CFG_CAN_EN_B):|
500 *|CAN_EN | 0= CAN transceivers are disabled. |
501 *| | 1= CAN transceivers are enabled. |
502 *|-------------------------------------------|
503 */
504 brdcfg |= BIT_MASK(5);
505 QIXIS_WRITE(brdcfg[4], brdcfg);
506
507 return 0;
508}
Pankaj Bansal338baa32019-02-08 10:29:58 +0000509#else
510int config_board_mux(void)
511{
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000512 return 0;
513}
Pankaj Bansal338baa32019-02-08 10:29:58 +0000514#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000515
516unsigned long get_board_sys_clk(void)
517{
Pankaj Bansal338baa32019-02-08 10:29:58 +0000518#ifdef CONFIG_TARGET_LX2160AQDS
519 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
520
521 switch (sysclk_conf & 0x03) {
522 case QIXIS_SYSCLK_100:
523 return 100000000;
524 case QIXIS_SYSCLK_125:
525 return 125000000;
526 case QIXIS_SYSCLK_133:
527 return 133333333;
528 }
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000529 return 100000000;
Pankaj Bansal338baa32019-02-08 10:29:58 +0000530#else
531 return 100000000;
532#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000533}
534
535unsigned long get_board_ddr_clk(void)
536{
Pankaj Bansal338baa32019-02-08 10:29:58 +0000537#ifdef CONFIG_TARGET_LX2160AQDS
538 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
539
540 switch ((ddrclk_conf & 0x30) >> 4) {
541 case QIXIS_DDRCLK_100:
542 return 100000000;
543 case QIXIS_DDRCLK_125:
544 return 125000000;
545 case QIXIS_DDRCLK_133:
546 return 133333333;
547 }
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000548 return 100000000;
Pankaj Bansal338baa32019-02-08 10:29:58 +0000549#else
550 return 100000000;
551#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000552}
553
554int board_init(void)
555{
Florin Chiculitad90d5062019-04-22 11:57:47 +0300556#if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
557 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
558#endif
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000559#ifdef CONFIG_ENV_IS_NOWHERE
560 gd->env_addr = (ulong)&default_environment[0];
561#endif
562
563 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
564
Florin Chiculitad90d5062019-04-22 11:57:47 +0300565#if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
566 /* invert AQR107 IRQ pins polarity */
567 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR107_IRQ_MASK);
568#endif
569
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000570#ifdef CONFIG_FSL_CAAM
571 sec_init();
572#endif
573
574 return 0;
575}
576
577void detail_board_ddr_info(void)
578{
579 int i;
580 u64 ddr_size = 0;
581
582 puts("\nDDR ");
583 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
584 ddr_size += gd->bd->bi_dram[i].size;
585 print_size(ddr_size, "");
586 print_ddr_info(0);
587}
588
Alex Margineanb4f80232020-01-11 01:05:36 +0200589#ifdef CONFIG_MISC_INIT_R
590int misc_init_r(void)
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000591{
Pankaj Bansal338baa32019-02-08 10:29:58 +0000592 config_board_mux();
593
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000594 return 0;
595}
596#endif
597
598#ifdef CONFIG_FSL_MC_ENET
599extern int fdt_fixup_board_phy(void *fdt);
600
601void fdt_fixup_board_enet(void *fdt)
602{
603 int offset;
604
605 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
606
607 if (offset < 0)
608 offset = fdt_path_offset(fdt, "/fsl-mc");
609
610 if (offset < 0) {
611 printf("%s: fsl-mc node not found in device tree (error %d)\n",
612 __func__, offset);
613 return;
614 }
615
Mian Yousaf Kaukabc387c012019-05-23 10:57:33 +0200616 if (get_mc_boot_status() == 0 &&
617 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0)) {
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000618 fdt_status_okay(fdt, offset);
619 fdt_fixup_board_phy(fdt);
620 } else {
621 fdt_status_fail(fdt, offset);
622 }
623}
624
625void board_quiesce_devices(void)
626{
627 fsl_mc_ldpaa_exit(gd->bd);
628}
629#endif
630
631#ifdef CONFIG_OF_BOARD_SETUP
632
633int ft_board_setup(void *blob, bd_t *bd)
634{
635 int i;
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530636 u16 mc_memory_bank = 0;
637
638 u64 *base;
639 u64 *size;
640 u64 mc_memory_base = 0;
641 u64 mc_memory_size = 0;
642 u16 total_memory_banks;
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000643
644 ft_cpu_setup(blob, bd);
645
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530646 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
647
648 if (mc_memory_base != 0)
649 mc_memory_bank++;
650
651 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
652
653 base = calloc(total_memory_banks, sizeof(u64));
654 size = calloc(total_memory_banks, sizeof(u64));
655
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000656 /* fixup DT for the three GPP DDR banks */
657 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
658 base[i] = gd->bd->bi_dram[i].start;
659 size[i] = gd->bd->bi_dram[i].size;
660 }
661
662#ifdef CONFIG_RESV_RAM
663 /* reduce size if reserved memory is within this bank */
664 if (gd->arch.resv_ram >= base[0] &&
665 gd->arch.resv_ram < base[0] + size[0])
666 size[0] = gd->arch.resv_ram - base[0];
667 else if (gd->arch.resv_ram >= base[1] &&
668 gd->arch.resv_ram < base[1] + size[1])
669 size[1] = gd->arch.resv_ram - base[1];
670 else if (gd->arch.resv_ram >= base[2] &&
671 gd->arch.resv_ram < base[2] + size[2])
672 size[2] = gd->arch.resv_ram - base[2];
673#endif
674
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530675 if (mc_memory_base != 0) {
676 for (i = 0; i <= total_memory_banks; i++) {
677 if (base[i] == 0 && size[i] == 0) {
678 base[i] = mc_memory_base;
679 size[i] = mc_memory_size;
680 break;
681 }
682 }
683 }
684
685 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000686
687#ifdef CONFIG_USB
688 fsl_fdt_fixup_dr_usb(blob, bd);
689#endif
690
691#ifdef CONFIG_FSL_MC_ENET
692 fdt_fsl_mc_fixup_iommu_map_entry(blob);
693 fdt_fixup_board_enet(blob);
694#endif
Laurentiu Tudor7085d072019-10-18 09:01:55 +0000695 fdt_fixup_icid(blob);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000696
697 return 0;
698}
699#endif
700
701void qixis_dump_switch(void)
702{
703 int i, nr_of_cfgsw;
704
705 QIXIS_WRITE(cms[0], 0x00);
706 nr_of_cfgsw = QIXIS_READ(cms[1]);
707
708 puts("DIP switch settings dump:\n");
709 for (i = 1; i <= nr_of_cfgsw; i++) {
710 QIXIS_WRITE(cms[0], i);
711 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
712 }
713}