blob: 89cd8b550ae6d7fd19dd86d5b565ff6b74f14af8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
David Feng3b5458c2013-12-14 11:47:37 +08002/*
3 * Configuration for Versatile Express. Parts were derived from other ARM
4 * configurations.
David Feng3b5458c2013-12-14 11:47:37 +08005 */
6
7#ifndef __VEXPRESS_AEMV8A_H
8#define __VEXPRESS_AEMV8A_H
9
Linus Walleij800d6fd2015-01-23 11:50:53 +010010#ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
Darwin Rambod32d4112014-06-09 11:12:59 -070011#ifndef CONFIG_SEMIHOSTING
Linus Walleij800d6fd2015-01-23 11:50:53 +010012#error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING
Darwin Rambod32d4112014-06-09 11:12:59 -070013#endif
Darwin Rambod32d4112014-06-09 11:12:59 -070014#define CONFIG_ARMV8_SWITCH_TO_EL1
15#endif
16
David Feng3b5458c2013-12-14 11:47:37 +080017#define CONFIG_REMAKE_ELF
18
David Feng3b5458c2013-12-14 11:47:37 +080019/* Link Definitions */
Ryan Harkinb6b96652015-10-09 17:18:02 +010020#if defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP) || \
21 defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM)
Darwin Rambod32d4112014-06-09 11:12:59 -070022/* ATF loads u-boot here for BASE_FVP model */
Darwin Rambod32d4112014-06-09 11:12:59 -070023#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x03f00000)
Linus Walleijc5822502015-01-23 14:41:10 +010024#elif CONFIG_TARGET_VEXPRESS64_JUNO
Linus Walleijc5822502015-01-23 14:41:10 +010025#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
Darwin Rambod32d4112014-06-09 11:12:59 -070026#endif
David Feng3b5458c2013-12-14 11:47:37 +080027
Ryan Harkin642aa2c2015-10-09 17:18:01 +010028#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
29
David Feng3b5458c2013-12-14 11:47:37 +080030/* CS register bases for the original memory map. */
31#define V2M_PA_CS0 0x00000000
32#define V2M_PA_CS1 0x14000000
33#define V2M_PA_CS2 0x18000000
34#define V2M_PA_CS3 0x1c000000
35#define V2M_PA_CS4 0x0c000000
36#define V2M_PA_CS5 0x10000000
37
38#define V2M_PERIPH_OFFSET(x) (x << 16)
39#define V2M_SYSREGS (V2M_PA_CS3 + V2M_PERIPH_OFFSET(1))
40#define V2M_SYSCTL (V2M_PA_CS3 + V2M_PERIPH_OFFSET(2))
41#define V2M_SERIAL_BUS_PCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(3))
42
43#define V2M_BASE 0x80000000
44
David Feng3b5458c2013-12-14 11:47:37 +080045/* Common peripherals relative to CS7. */
46#define V2M_AACI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(4))
47#define V2M_MMCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(5))
48#define V2M_KMI0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(6))
49#define V2M_KMI1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(7))
50
Linus Walleijc5822502015-01-23 14:41:10 +010051#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
52#define V2M_UART0 0x7ff80000
53#define V2M_UART1 0x7ff70000
54#else /* Not Juno */
David Feng3b5458c2013-12-14 11:47:37 +080055#define V2M_UART0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(9))
56#define V2M_UART1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(10))
57#define V2M_UART2 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(11))
58#define V2M_UART3 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(12))
Linus Walleijc5822502015-01-23 14:41:10 +010059#endif
David Feng3b5458c2013-12-14 11:47:37 +080060
61#define V2M_WDT (V2M_PA_CS3 + V2M_PERIPH_OFFSET(15))
62
63#define V2M_TIMER01 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(17))
64#define V2M_TIMER23 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(18))
65
66#define V2M_SERIAL_BUS_DVI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(22))
67#define V2M_RTC (V2M_PA_CS3 + V2M_PERIPH_OFFSET(23))
68
69#define V2M_CF (V2M_PA_CS3 + V2M_PERIPH_OFFSET(26))
70
71#define V2M_CLCD (V2M_PA_CS3 + V2M_PERIPH_OFFSET(31))
72
73/* System register offsets. */
74#define V2M_SYS_CFGDATA (V2M_SYSREGS + 0x0a0)
75#define V2M_SYS_CFGCTRL (V2M_SYSREGS + 0x0a4)
76#define V2M_SYS_CFGSTAT (V2M_SYSREGS + 0x0a8)
77
78/* Generic Timer Definitions */
79#define COUNTER_FREQUENCY (0x1800000) /* 24MHz */
80
81/* Generic Interrupt Controller Definitions */
David Feng79bbde02014-03-14 14:26:27 +080082#ifdef CONFIG_GICV3
83#define GICD_BASE (0x2f000000)
84#define GICR_BASE (0x2f100000)
85#else
Darwin Rambod32d4112014-06-09 11:12:59 -070086
Ryan Harkinb6b96652015-10-09 17:18:02 +010087#if defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP) || \
88 defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM)
Darwin Rambod32d4112014-06-09 11:12:59 -070089#define GICD_BASE (0x2f000000)
90#define GICC_BASE (0x2c000000)
Linus Walleijc5822502015-01-23 14:41:10 +010091#elif CONFIG_TARGET_VEXPRESS64_JUNO
92#define GICD_BASE (0x2C010000)
93#define GICC_BASE (0x2C02f000)
David Feng79bbde02014-03-14 14:26:27 +080094#endif
Linus Walleija90caa32015-03-23 11:06:14 +010095#endif /* !CONFIG_GICV3 */
David Feng3b5458c2013-12-14 11:47:37 +080096
David Feng3b5458c2013-12-14 11:47:37 +080097/* Size of malloc() pool */
Tom Rini7e76aa42014-08-14 06:42:37 -040098#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (8 << 20))
David Feng3b5458c2013-12-14 11:47:37 +080099
Adam Ford0a044f82017-09-05 15:20:44 -0500100#ifndef CONFIG_TARGET_VEXPRESS64_JUNO
Linus Walleij48b47552015-02-17 11:35:25 +0100101/* The Vexpress64 simulators use SMSC91C111 */
Bhupesh Sharmae997f352014-01-16 09:47:40 -0600102#define CONFIG_SMC91111 1
103#define CONFIG_SMC91111_BASE (0x01A000000)
Linus Walleij48b47552015-02-17 11:35:25 +0100104#endif
David Feng3b5458c2013-12-14 11:47:37 +0800105
106/* PL011 Serial Configuration */
Linus Walleijc5822502015-01-23 14:41:10 +0100107#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
108#define CONFIG_PL011_CLOCK 7273800
109#else
David Feng3b5458c2013-12-14 11:47:37 +0800110#define CONFIG_PL011_CLOCK 24000000
Linus Walleijc5822502015-01-23 14:41:10 +0100111#endif
David Feng3b5458c2013-12-14 11:47:37 +0800112
David Feng3b5458c2013-12-14 11:47:37 +0800113/* BOOTP options */
114#define CONFIG_BOOTP_BOOTFILESIZE
David Feng3b5458c2013-12-14 11:47:37 +0800115
116/* Miscellaneous configurable options */
117#define CONFIG_SYS_LOAD_ADDR (V2M_BASE + 0x10000000)
118
119/* Physical Memory Map */
David Feng3b5458c2013-12-14 11:47:37 +0800120#define PHYS_SDRAM_1 (V2M_BASE) /* SDRAM Bank #1 */
Linus Walleij0a38bfe2015-05-11 10:03:57 +0200121/* Top 16MB reserved for secure world use */
122#define DRAM_SEC_SIZE 0x01000000
123#define PHYS_SDRAM_1_SIZE 0x80000000 - DRAM_SEC_SIZE
124#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
125
Ryan Harkin98d2fff2015-11-18 10:39:07 +0000126#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
Ryan Harkin98d2fff2015-11-18 10:39:07 +0000127#define PHYS_SDRAM_2 (0x880000000)
128#define PHYS_SDRAM_2_SIZE 0x180000000
Ryan Harkin98d2fff2015-11-18 10:39:07 +0000129#endif
130
Linus Walleij0a38bfe2015-05-11 10:03:57 +0200131/* Enable memtest */
Linus Walleij0a38bfe2015-05-11 10:03:57 +0200132#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
133#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE)
David Feng3b5458c2013-12-14 11:47:37 +0800134
135/* Initial environment variables */
Linus Walleijc39566a2015-04-05 01:48:32 +0200136#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
137/*
138 * Defines where the kernel and FDT exist in NOR flash and where it will
139 * be copied into DRAM
140 */
141#define CONFIG_EXTRA_ENV_SETTINGS \
Ryan Harkin66fe7ee2015-10-09 17:18:07 +0100142 "kernel_name=norkern\0" \
143 "kernel_alt_name=Image\0" \
Andre Przywaraa9415102016-01-04 15:43:36 +0000144 "kernel_addr=0x80080000\0" \
Ryan Harkinf7e1e9e2015-10-09 17:18:06 +0100145 "initrd_name=ramdisk.img\0" \
146 "initrd_addr=0x84000000\0" \
Alexander Grafaf684802016-03-04 01:10:11 +0100147 "fdtfile=board.dtb\0" \
Ryan Harkin66fe7ee2015-10-09 17:18:07 +0100148 "fdt_alt_name=juno\0" \
Linus Walleijc39566a2015-04-05 01:48:32 +0200149 "fdt_addr=0x83000000\0" \
150 "fdt_high=0xffffffffffffffff\0" \
151 "initrd_high=0xffffffffffffffff\0" \
152
Linus Walleijc39566a2015-04-05 01:48:32 +0200153/* Copy the kernel and FDT to DRAM memory and boot */
154#define CONFIG_BOOTCOMMAND "afs load ${kernel_name} ${kernel_addr} ; " \
Ryan Harkin66fe7ee2015-10-09 17:18:07 +0100155 "if test $? -eq 1; then "\
156 " echo Loading ${kernel_alt_name} instead of "\
157 "${kernel_name}; "\
158 " afs load ${kernel_alt_name} ${kernel_addr};"\
159 "fi ; "\
Alexander Grafaf684802016-03-04 01:10:11 +0100160 "afs load ${fdtfile} ${fdt_addr} ; " \
Ryan Harkin66fe7ee2015-10-09 17:18:07 +0100161 "if test $? -eq 1; then "\
162 " echo Loading ${fdt_alt_name} instead of "\
Alexander Grafaf684802016-03-04 01:10:11 +0100163 "${fdtfile}; "\
Ryan Harkin66fe7ee2015-10-09 17:18:07 +0100164 " afs load ${fdt_alt_name} ${fdt_addr}; "\
165 "fi ; "\
Linus Walleijc39566a2015-04-05 01:48:32 +0200166 "fdt addr ${fdt_addr}; fdt resize; " \
Ryan Harkinf7e1e9e2015-10-09 17:18:06 +0100167 "if afs load ${initrd_name} ${initrd_addr} ; "\
168 "then "\
169 " setenv initrd_param ${initrd_addr}; "\
170 " else setenv initrd_param -; "\
171 "fi ; " \
172 "booti ${kernel_addr} ${initrd_param} ${fdt_addr}"
Linus Walleijc39566a2015-04-05 01:48:32 +0200173
Linus Walleijc39566a2015-04-05 01:48:32 +0200174
175#elif CONFIG_TARGET_VEXPRESS64_BASE_FVP
Darwin Rambod32d4112014-06-09 11:12:59 -0700176#define CONFIG_EXTRA_ENV_SETTINGS \
Linus Walleij4d30c9d2015-05-27 09:45:39 +0200177 "kernel_name=Image\0" \
Andre Przywaraa9415102016-01-04 15:43:36 +0000178 "kernel_addr=0x80080000\0" \
Darwin Rambod32d4112014-06-09 11:12:59 -0700179 "initrd_name=ramdisk.img\0" \
Linus Walleije08177c2015-03-23 11:06:12 +0100180 "initrd_addr=0x88000000\0" \
Alexander Grafaf684802016-03-04 01:10:11 +0100181 "fdtfile=devtree.dtb\0" \
Linus Walleije08177c2015-03-23 11:06:12 +0100182 "fdt_addr=0x83000000\0" \
Darwin Rambod32d4112014-06-09 11:12:59 -0700183 "fdt_high=0xffffffffffffffff\0" \
184 "initrd_high=0xffffffffffffffff\0"
185
Linus Walleije08177c2015-03-23 11:06:12 +0100186#define CONFIG_BOOTCOMMAND "smhload ${kernel_name} ${kernel_addr}; " \
Alexander Grafaf684802016-03-04 01:10:11 +0100187 "smhload ${fdtfile} ${fdt_addr}; " \
Ryan Harkin64541f22015-10-09 17:17:59 +0100188 "smhload ${initrd_name} ${initrd_addr} "\
189 "initrd_end; " \
Linus Walleij4d30c9d2015-05-27 09:45:39 +0200190 "fdt addr ${fdt_addr}; fdt resize; " \
191 "fdt chosen ${initrd_addr} ${initrd_end}; " \
192 "booti $kernel_addr - $fdt_addr"
Darwin Rambod32d4112014-06-09 11:12:59 -0700193
Darwin Rambod32d4112014-06-09 11:12:59 -0700194
Ryan Harkinb6b96652015-10-09 17:18:02 +0100195#elif CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM
196#define CONFIG_EXTRA_ENV_SETTINGS \
197 "kernel_addr=0x80080000\0" \
198 "initrd_addr=0x84000000\0" \
199 "fdt_addr=0x83000000\0" \
200 "fdt_high=0xffffffffffffffff\0" \
201 "initrd_high=0xffffffffffffffff\0"
202
Ryan Harkinb6b96652015-10-09 17:18:02 +0100203#define CONFIG_BOOTCOMMAND "booti $kernel_addr $initrd_addr $fdt_addr"
204
Ryan Harkinb6b96652015-10-09 17:18:02 +0100205
Darwin Rambod32d4112014-06-09 11:12:59 -0700206#endif
David Feng3b5458c2013-12-14 11:47:37 +0800207
David Feng3b5458c2013-12-14 11:47:37 +0800208/* Monitor Command Prompt */
209#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
David Feng3b5458c2013-12-14 11:47:37 +0800210#define CONFIG_SYS_MAXARGS 64 /* max command args */
211
Ryan Harkinad5b2a22015-11-18 10:39:09 +0000212#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
213#define CONFIG_SYS_FLASH_BASE 0x08000000
214/* 255 x 256KiB sectors + 4 x 64KiB sectors at the end = 259 */
215#define CONFIG_SYS_MAX_FLASH_SECT 259
216/* Store environment at top of flash in the same location as blank.img */
217/* in the Juno firmware. */
218#define CONFIG_ENV_ADDR 0x0BFC0000
219#define CONFIG_ENV_SECT_SIZE 0x00010000
Linus Walleij6ba4b6a2015-02-19 17:19:37 +0100220#else
Ryan Harkinad5b2a22015-11-18 10:39:09 +0000221#define CONFIG_SYS_FLASH_BASE 0x0C000000
222/* 256 x 256KiB sectors */
223#define CONFIG_SYS_MAX_FLASH_SECT 256
224/* Store environment at top of flash */
225#define CONFIG_ENV_ADDR 0x0FFC0000
226#define CONFIG_ENV_SECT_SIZE 0x00040000
227#endif
228
Ryan Harkinb1a4a672015-05-08 18:07:52 +0100229#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Ryan Harkinad5b2a22015-11-18 10:39:09 +0000230#define CONFIG_SYS_MAX_FLASH_BANKS 1
Linus Walleij6ba4b6a2015-02-19 17:19:37 +0100231
Linus Walleij6ba4b6a2015-02-19 17:19:37 +0100232#define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */
Ryan Harkinad5b2a22015-11-18 10:39:09 +0000233#define FLASH_MAX_SECTOR_SIZE 0x00040000
234#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Linus Walleij6ba4b6a2015-02-19 17:19:37 +0100235
David Feng3b5458c2013-12-14 11:47:37 +0800236#endif /* __VEXPRESS_AEMV8A_H */