blob: 88999ef2b850e432c3e58e9656c91125fb56718b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk0aeb8532004-10-10 21:21:55 +00002/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk0aeb8532004-10-10 21:21:55 +00004 */
5
6/*
7 * mpc8555cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
wdenk0aeb8532004-10-10 21:21:55 +000012#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/* High Level Configuration Options */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050016#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0aeb8532004-10-10 21:21:55 +000017
Gabor Juhosb4458732013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala7738d5c2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
wdenk0aeb8532004-10-10 21:21:55 +000020
Jon Loeliger6bcdb402008-03-19 15:02:07 -050021#define CONFIG_FSL_VIA
Timur Tabi0b87d3f2008-07-18 16:52:23 +020022
wdenk0aeb8532004-10-10 21:21:55 +000023#ifndef __ASSEMBLY__
24extern unsigned long get_clock_freq(void);
25#endif
26#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
27
28/*
29 * These can be toggled for performance analysis, otherwise use default.
30 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020031#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk0aeb8532004-10-10 21:21:55 +000032#define CONFIG_BTB /* toggle branch predition */
wdenk0aeb8532004-10-10 21:21:55 +000033
Timur Tabid8f341c2011-08-04 18:03:41 -050034#define CONFIG_SYS_CCSRBAR 0xe0000000
35#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk0aeb8532004-10-10 21:21:55 +000036
Jon Loeligerc63209f2008-03-18 11:12:42 -050037/* DDR Setup */
Jon Loeligerc63209f2008-03-18 11:12:42 -050038#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
39#define CONFIG_DDR_SPD
Jon Loeligerc63209f2008-03-18 11:12:42 -050040
41#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
42
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
44#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk0aeb8532004-10-10 21:21:55 +000045
Jon Loeligerc63209f2008-03-18 11:12:42 -050046#define CONFIG_DIMM_SLOTS_PER_CTLR 1
47#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk0aeb8532004-10-10 21:21:55 +000048
Jon Loeligerc63209f2008-03-18 11:12:42 -050049/* I2C addresses of SPD EEPROMs */
50#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
51
52/* Make sure required options are set */
wdenk0aeb8532004-10-10 21:21:55 +000053#ifndef CONFIG_SPD_EEPROM
54#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
55#endif
56
wdenk0aeb8532004-10-10 21:21:55 +000057/*
Jon Loeliger3f34a402005-07-25 11:13:26 -050058 * Local Bus Definitions
wdenk0aeb8532004-10-10 21:21:55 +000059 */
Jon Loeliger3f34a402005-07-25 11:13:26 -050060
61/*
62 * FLASH on the Local Bus
63 * Two banks, 8M each, using the CFI driver.
64 * Boot from BR0/OR0 bank at 0xff00_0000
65 * Alternate BR1/OR1 bank at 0xff80_0000
66 *
67 * BR0, BR1:
68 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
69 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
70 * Port Size = 16 bits = BRx[19:20] = 10
71 * Use GPCM = BRx[24:26] = 000
72 * Valid = BRx[31] = 1
73 *
74 * 0 4 8 12 16 20 24 28
75 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
76 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
77 *
78 * OR0, OR1:
79 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
80 * Reserved ORx[17:18] = 11, confusion here?
81 * CSNT = ORx[20] = 1
82 * ACS = half cycle delay = ORx[21:22] = 11
83 * SCY = 6 = ORx[24:27] = 0110
84 * TRLX = use relaxed timing = ORx[29] = 1
85 * EAD = use external address latch delay = OR[31] = 1
86 *
87 * 0 4 8 12 16 20 24 28
88 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
89 */
90
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk0aeb8532004-10-10 21:21:55 +000092
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_BR0_PRELIM 0xff801001
94#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk0aeb8532004-10-10 21:21:55 +000095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_OR0_PRELIM 0xff806e65
97#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk0aeb8532004-10-10 21:21:55 +000098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
100#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
102#undef CONFIG_SYS_FLASH_CHECKSUM
103#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
104#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk0aeb8532004-10-10 21:21:55 +0000105
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200106#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0aeb8532004-10-10 21:21:55 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0aeb8532004-10-10 21:21:55 +0000109
wdenk0aeb8532004-10-10 21:21:55 +0000110/*
Jon Loeliger3f34a402005-07-25 11:13:26 -0500111 * SDRAM on the Local Bus
wdenk0aeb8532004-10-10 21:21:55 +0000112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
114#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk0aeb8532004-10-10 21:21:55 +0000115
116/*
117 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0aeb8532004-10-10 21:21:55 +0000119 *
120 * For BR2, need:
121 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
122 * port-size = 32-bits = BR2[19:20] = 11
123 * no parity checking = BR2[21:22] = 00
124 * SDRAM for MSEL = BR2[24:26] = 011
125 * Valid = BR[31] = 1
126 *
127 * 0 4 8 12 16 20 24 28
128 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
129 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0aeb8532004-10-10 21:21:55 +0000131 * FIXME: the top 17 bits of BR2.
132 */
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0aeb8532004-10-10 21:21:55 +0000135
136/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0aeb8532004-10-10 21:21:55 +0000138 *
139 * For OR2, need:
140 * 64MB mask for AM, OR2[0:7] = 1111 1100
141 * XAM, OR2[17:18] = 11
142 * 9 columns OR2[19-21] = 010
143 * 13 rows OR2[23-25] = 100
144 * EAD set for extra time OR[31] = 1
145 *
146 * 0 4 8 12 16 20 24 28
147 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
148 */
149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0aeb8532004-10-10 21:21:55 +0000151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
153#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
154#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
155#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk0aeb8532004-10-10 21:21:55 +0000156
157/*
wdenk0aeb8532004-10-10 21:21:55 +0000158 * Common settings for all Local Bus SDRAM commands.
159 * At run time, either BSMA1516 (for CPU 1.1)
160 * or BSMA1617 (for CPU 1.0) (old)
161 * is OR'ed in too.
162 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500163#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
164 | LSDMR_PRETOACT7 \
165 | LSDMR_ACTTORW7 \
166 | LSDMR_BL8 \
167 | LSDMR_WRC4 \
168 | LSDMR_CL3 \
169 | LSDMR_RFEN \
wdenk0aeb8532004-10-10 21:21:55 +0000170 )
171
172/*
173 * The CADMUS registers are connected to CS3 on CDS.
174 * The new memory map places CADMUS at 0xf8000000.
175 *
176 * For BR3, need:
177 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
178 * port-size = 8-bits = BR[19:20] = 01
179 * no parity checking = BR[21:22] = 00
180 * GPMC for MSEL = BR[24:26] = 000
181 * Valid = BR[31] = 1
182 *
183 * 0 4 8 12 16 20 24 28
184 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
185 *
186 * For OR3, need:
187 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
188 * disable buffer ctrl OR[19] = 0
189 * CSNT OR[20] = 1
190 * ACS OR[21:22] = 11
191 * XACS OR[23] = 1
192 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
193 * SETA OR[28] = 0
194 * TRLX OR[29] = 1
195 * EHTR OR[30] = 1
196 * EAD extra time OR[31] = 1
197 *
198 * 0 4 8 12 16 20 24 28
199 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
200 */
201
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500202#define CONFIG_FSL_CADMUS
203
wdenk0aeb8532004-10-10 21:21:55 +0000204#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_BR3_PRELIM 0xf8000801
206#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk0aeb8532004-10-10 21:21:55 +0000207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_INIT_RAM_LOCK 1
209#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200210#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk0aeb8532004-10-10 21:21:55 +0000211
Wolfgang Denk0191e472010-10-26 14:34:52 +0200212#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0aeb8532004-10-10 21:21:55 +0000214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
216#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk0aeb8532004-10-10 21:21:55 +0000217
218/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_NS16550_SERIAL
220#define CONFIG_SYS_NS16550_REG_SIZE 1
221#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk0aeb8532004-10-10 21:21:55 +0000222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk0aeb8532004-10-10 21:21:55 +0000224 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
227#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk0aeb8532004-10-10 21:21:55 +0000228
Jon Loeliger43d818f2006-10-20 15:50:15 -0500229/*
230 * I2C
231 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200232#define CONFIG_SYS_I2C
233#define CONFIG_SYS_I2C_FSL
234#define CONFIG_SYS_FSL_I2C_SPEED 400000
235#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
236#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
237#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk0aeb8532004-10-10 21:21:55 +0000238
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200239/* EEPROM */
240#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_I2C_EEPROM_CCID
242#define CONFIG_SYS_ID_EEPROM
243#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
244#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200245
wdenk0aeb8532004-10-10 21:21:55 +0000246/*
247 * General PCI
248 * Addresses are mapped 1-1.
249 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600250#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600251#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600252#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600254#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600255#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
257#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000258
Kumar Galaef43b6e2008-12-02 16:08:39 -0600259#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600260#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600261#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600263#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600264#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
266#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000267
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700268#ifdef CONFIG_LEGACY
269#define BRIDGE_ID 17
270#define VIA_ID 2
271#else
272#define BRIDGE_ID 28
273#define VIA_ID 4
274#endif
wdenk0aeb8532004-10-10 21:21:55 +0000275
276#if defined(CONFIG_PCI)
277
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500278#define CONFIG_MPC85XX_PCI2
wdenk0aeb8532004-10-10 21:21:55 +0000279
wdenk0aeb8532004-10-10 21:21:55 +0000280
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500281#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0aeb8532004-10-10 21:21:55 +0000283
284#endif /* CONFIG_PCI */
285
wdenk0aeb8532004-10-10 21:21:55 +0000286#if defined(CONFIG_TSEC_ENET)
287
Kim Phillips177e58f2007-05-16 16:52:19 -0500288#define CONFIG_TSEC1 1
289#define CONFIG_TSEC1_NAME "TSEC0"
290#define CONFIG_TSEC2 1
291#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0aeb8532004-10-10 21:21:55 +0000292#define TSEC1_PHY_ADDR 0
293#define TSEC2_PHY_ADDR 1
wdenk0aeb8532004-10-10 21:21:55 +0000294#define TSEC1_PHYIDX 0
295#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500296#define TSEC1_FLAGS TSEC_GIGABIT
297#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500298
299/* Options are: TSEC[0-1] */
300#define CONFIG_ETHPRIME "TSEC0"
wdenk0aeb8532004-10-10 21:21:55 +0000301
302#endif /* CONFIG_TSEC_ENET */
303
wdenk0aeb8532004-10-10 21:21:55 +0000304/*
305 * Environment
306 */
wdenk0aeb8532004-10-10 21:21:55 +0000307
308#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk0aeb8532004-10-10 21:21:55 +0000310
Jon Loeligere63319f2007-06-13 13:22:08 -0500311/*
Jon Loeligered26c742007-07-10 09:10:49 -0500312 * BOOTP options
313 */
314#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500315
wdenk0aeb8532004-10-10 21:21:55 +0000316#undef CONFIG_WATCHDOG /* watchdog disabled */
317
318/*
319 * Miscellaneous configurable options
320 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk0aeb8532004-10-10 21:21:55 +0000322
323/*
324 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500325 * have to be in the first 64 MB of memory, since this is
wdenk0aeb8532004-10-10 21:21:55 +0000326 * the maximum mapped by the Linux kernel during initialization.
327 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500328#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
329#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk0aeb8532004-10-10 21:21:55 +0000330
Jon Loeligere63319f2007-06-13 13:22:08 -0500331#if defined(CONFIG_CMD_KGDB)
wdenk0aeb8532004-10-10 21:21:55 +0000332#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk0aeb8532004-10-10 21:21:55 +0000333#endif
334
wdenk0aeb8532004-10-10 21:21:55 +0000335/*
336 * Environment Configuration
337 */
wdenk0aeb8532004-10-10 21:21:55 +0000338#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500339#define CONFIG_HAS_ETH0
wdenk54070ab2004-12-31 09:32:47 +0000340#define CONFIG_HAS_ETH1
wdenk54070ab2004-12-31 09:32:47 +0000341#define CONFIG_HAS_ETH2
wdenk0aeb8532004-10-10 21:21:55 +0000342#endif
343
344#define CONFIG_IPADDR 192.168.1.253
345
Mario Six790d8442018-03-28 14:38:20 +0200346#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000347#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000348#define CONFIG_BOOTFILE "your.uImage"
wdenk0aeb8532004-10-10 21:21:55 +0000349
350#define CONFIG_SERVERIP 192.168.1.1
351#define CONFIG_GATEWAYIP 192.168.1.1
352#define CONFIG_NETMASK 255.255.255.0
353
354#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
355
wdenk0aeb8532004-10-10 21:21:55 +0000356#define CONFIG_EXTRA_ENV_SETTINGS \
357 "netdev=eth0\0" \
358 "consoledev=ttyS1\0" \
Andy Fleming7243f972006-09-13 10:33:35 -0500359 "ramdiskaddr=600000\0" \
360 "ramdiskfile=your.ramdisk.u-boot\0" \
361 "fdtaddr=400000\0" \
362 "fdtfile=your.fdt.dtb\0"
wdenk0aeb8532004-10-10 21:21:55 +0000363
364#define CONFIG_NFSBOOTCOMMAND \
365 "setenv bootargs root=/dev/nfs rw " \
366 "nfsroot=$serverip:$rootpath " \
367 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
368 "console=$consoledev,$baudrate $othbootargs;" \
369 "tftp $loadaddr $bootfile;" \
Andy Fleming7243f972006-09-13 10:33:35 -0500370 "tftp $fdtaddr $fdtfile;" \
371 "bootm $loadaddr - $fdtaddr"
wdenk0aeb8532004-10-10 21:21:55 +0000372
373#define CONFIG_RAMBOOTCOMMAND \
374 "setenv bootargs root=/dev/ram rw " \
375 "console=$consoledev,$baudrate $othbootargs;" \
376 "tftp $ramdiskaddr $ramdiskfile;" \
377 "tftp $loadaddr $bootfile;" \
378 "bootm $loadaddr $ramdiskaddr"
379
380#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
381
wdenk0aeb8532004-10-10 21:21:55 +0000382#endif /* __CONFIG_H */