blob: a74b24c3901cfd7339a164c2ec139511ad2f6212 [file] [log] [blame]
wdenk0aeb8532004-10-10 21:21:55 +00001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk0aeb8532004-10-10 21:21:55 +00003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk0aeb8532004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8555cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk0aeb8532004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050017#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0aeb8532004-10-10 21:21:55 +000018
Gabor Juhosb4458732013-05-30 07:06:12 +000019#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala7738d5c2008-10-21 11:33:58 -050020#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
wdenk0aeb8532004-10-10 21:21:55 +000021#define CONFIG_ENV_OVERWRITE
wdenk0aeb8532004-10-10 21:21:55 +000022
Jon Loeliger6bcdb402008-03-19 15:02:07 -050023#define CONFIG_FSL_VIA
Timur Tabi0b87d3f2008-07-18 16:52:23 +020024
wdenk0aeb8532004-10-10 21:21:55 +000025#ifndef __ASSEMBLY__
26extern unsigned long get_clock_freq(void);
27#endif
28#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
29
30/*
31 * These can be toggled for performance analysis, otherwise use default.
32 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020033#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk0aeb8532004-10-10 21:21:55 +000034#define CONFIG_BTB /* toggle branch predition */
wdenk0aeb8532004-10-10 21:21:55 +000035
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
37#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk0aeb8532004-10-10 21:21:55 +000038
Timur Tabid8f341c2011-08-04 18:03:41 -050039#define CONFIG_SYS_CCSRBAR 0xe0000000
40#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk0aeb8532004-10-10 21:21:55 +000041
Jon Loeligerc63209f2008-03-18 11:12:42 -050042/* DDR Setup */
Jon Loeligerc63209f2008-03-18 11:12:42 -050043#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
44#define CONFIG_DDR_SPD
45#undef CONFIG_FSL_DDR_INTERACTIVE
46
47#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
48
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
50#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk0aeb8532004-10-10 21:21:55 +000051
Jon Loeligerc63209f2008-03-18 11:12:42 -050052#define CONFIG_DIMM_SLOTS_PER_CTLR 1
53#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk0aeb8532004-10-10 21:21:55 +000054
Jon Loeligerc63209f2008-03-18 11:12:42 -050055/* I2C addresses of SPD EEPROMs */
56#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
57
58/* Make sure required options are set */
wdenk0aeb8532004-10-10 21:21:55 +000059#ifndef CONFIG_SPD_EEPROM
60#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
61#endif
62
Jon Loeliger3f34a402005-07-25 11:13:26 -050063#undef CONFIG_CLOCKS_IN_MHZ
64
wdenk0aeb8532004-10-10 21:21:55 +000065/*
Jon Loeliger3f34a402005-07-25 11:13:26 -050066 * Local Bus Definitions
wdenk0aeb8532004-10-10 21:21:55 +000067 */
Jon Loeliger3f34a402005-07-25 11:13:26 -050068
69/*
70 * FLASH on the Local Bus
71 * Two banks, 8M each, using the CFI driver.
72 * Boot from BR0/OR0 bank at 0xff00_0000
73 * Alternate BR1/OR1 bank at 0xff80_0000
74 *
75 * BR0, BR1:
76 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
77 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
78 * Port Size = 16 bits = BRx[19:20] = 10
79 * Use GPCM = BRx[24:26] = 000
80 * Valid = BRx[31] = 1
81 *
82 * 0 4 8 12 16 20 24 28
83 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
84 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
85 *
86 * OR0, OR1:
87 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
88 * Reserved ORx[17:18] = 11, confusion here?
89 * CSNT = ORx[20] = 1
90 * ACS = half cycle delay = ORx[21:22] = 11
91 * SCY = 6 = ORx[24:27] = 0110
92 * TRLX = use relaxed timing = ORx[29] = 1
93 * EAD = use external address latch delay = OR[31] = 1
94 *
95 * 0 4 8 12 16 20 24 28
96 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
97 */
98
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk0aeb8532004-10-10 21:21:55 +0000100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_BR0_PRELIM 0xff801001
102#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk0aeb8532004-10-10 21:21:55 +0000103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_OR0_PRELIM 0xff806e65
105#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk0aeb8532004-10-10 21:21:55 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
108#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
109#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
110#undef CONFIG_SYS_FLASH_CHECKSUM
111#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
112#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk0aeb8532004-10-10 21:21:55 +0000113
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0aeb8532004-10-10 21:21:55 +0000115
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200116#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_CFI
118#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0aeb8532004-10-10 21:21:55 +0000119
wdenk0aeb8532004-10-10 21:21:55 +0000120/*
Jon Loeliger3f34a402005-07-25 11:13:26 -0500121 * SDRAM on the Local Bus
wdenk0aeb8532004-10-10 21:21:55 +0000122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
124#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk0aeb8532004-10-10 21:21:55 +0000125
126/*
127 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0aeb8532004-10-10 21:21:55 +0000129 *
130 * For BR2, need:
131 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
132 * port-size = 32-bits = BR2[19:20] = 11
133 * no parity checking = BR2[21:22] = 00
134 * SDRAM for MSEL = BR2[24:26] = 011
135 * Valid = BR[31] = 1
136 *
137 * 0 4 8 12 16 20 24 28
138 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
139 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0aeb8532004-10-10 21:21:55 +0000141 * FIXME: the top 17 bits of BR2.
142 */
143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0aeb8532004-10-10 21:21:55 +0000145
146/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0aeb8532004-10-10 21:21:55 +0000148 *
149 * For OR2, need:
150 * 64MB mask for AM, OR2[0:7] = 1111 1100
151 * XAM, OR2[17:18] = 11
152 * 9 columns OR2[19-21] = 010
153 * 13 rows OR2[23-25] = 100
154 * EAD set for extra time OR[31] = 1
155 *
156 * 0 4 8 12 16 20 24 28
157 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
158 */
159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0aeb8532004-10-10 21:21:55 +0000161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
163#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
164#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
165#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk0aeb8532004-10-10 21:21:55 +0000166
167/*
wdenk0aeb8532004-10-10 21:21:55 +0000168 * Common settings for all Local Bus SDRAM commands.
169 * At run time, either BSMA1516 (for CPU 1.1)
170 * or BSMA1617 (for CPU 1.0) (old)
171 * is OR'ed in too.
172 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500173#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
174 | LSDMR_PRETOACT7 \
175 | LSDMR_ACTTORW7 \
176 | LSDMR_BL8 \
177 | LSDMR_WRC4 \
178 | LSDMR_CL3 \
179 | LSDMR_RFEN \
wdenk0aeb8532004-10-10 21:21:55 +0000180 )
181
182/*
183 * The CADMUS registers are connected to CS3 on CDS.
184 * The new memory map places CADMUS at 0xf8000000.
185 *
186 * For BR3, need:
187 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
188 * port-size = 8-bits = BR[19:20] = 01
189 * no parity checking = BR[21:22] = 00
190 * GPMC for MSEL = BR[24:26] = 000
191 * Valid = BR[31] = 1
192 *
193 * 0 4 8 12 16 20 24 28
194 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
195 *
196 * For OR3, need:
197 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
198 * disable buffer ctrl OR[19] = 0
199 * CSNT OR[20] = 1
200 * ACS OR[21:22] = 11
201 * XACS OR[23] = 1
202 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
203 * SETA OR[28] = 0
204 * TRLX OR[29] = 1
205 * EHTR OR[30] = 1
206 * EAD extra time OR[31] = 1
207 *
208 * 0 4 8 12 16 20 24 28
209 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
210 */
211
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500212#define CONFIG_FSL_CADMUS
213
wdenk0aeb8532004-10-10 21:21:55 +0000214#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_BR3_PRELIM 0xf8000801
216#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk0aeb8532004-10-10 21:21:55 +0000217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_INIT_RAM_LOCK 1
219#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200220#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk0aeb8532004-10-10 21:21:55 +0000221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200222#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0aeb8532004-10-10 21:21:55 +0000224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
226#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk0aeb8532004-10-10 21:21:55 +0000227
228/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_NS16550_SERIAL
230#define CONFIG_SYS_NS16550_REG_SIZE 1
231#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk0aeb8532004-10-10 21:21:55 +0000232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk0aeb8532004-10-10 21:21:55 +0000234 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
237#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk0aeb8532004-10-10 21:21:55 +0000238
Jon Loeliger43d818f2006-10-20 15:50:15 -0500239/*
240 * I2C
241 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200242#define CONFIG_SYS_I2C
243#define CONFIG_SYS_I2C_FSL
244#define CONFIG_SYS_FSL_I2C_SPEED 400000
245#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
246#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
247#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk0aeb8532004-10-10 21:21:55 +0000248
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200249/* EEPROM */
250#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_I2C_EEPROM_CCID
252#define CONFIG_SYS_ID_EEPROM
253#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
254#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200255
wdenk0aeb8532004-10-10 21:21:55 +0000256/*
257 * General PCI
258 * Addresses are mapped 1-1.
259 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600260#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600261#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600262#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600264#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600265#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
267#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000268
Kumar Galaef43b6e2008-12-02 16:08:39 -0600269#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600270#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600271#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600273#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600274#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
276#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000277
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700278#ifdef CONFIG_LEGACY
279#define BRIDGE_ID 17
280#define VIA_ID 2
281#else
282#define BRIDGE_ID 28
283#define VIA_ID 4
284#endif
wdenk0aeb8532004-10-10 21:21:55 +0000285
286#if defined(CONFIG_PCI)
287
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500288#define CONFIG_MPC85XX_PCI2
wdenk0aeb8532004-10-10 21:21:55 +0000289
290#undef CONFIG_EEPRO100
291#undef CONFIG_TULIP
292
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500293#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0aeb8532004-10-10 21:21:55 +0000295
296#endif /* CONFIG_PCI */
297
wdenk0aeb8532004-10-10 21:21:55 +0000298#if defined(CONFIG_TSEC_ENET)
299
wdenk0aeb8532004-10-10 21:21:55 +0000300#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500301#define CONFIG_TSEC1 1
302#define CONFIG_TSEC1_NAME "TSEC0"
303#define CONFIG_TSEC2 1
304#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0aeb8532004-10-10 21:21:55 +0000305#define TSEC1_PHY_ADDR 0
306#define TSEC2_PHY_ADDR 1
wdenk0aeb8532004-10-10 21:21:55 +0000307#define TSEC1_PHYIDX 0
308#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500309#define TSEC1_FLAGS TSEC_GIGABIT
310#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500311
312/* Options are: TSEC[0-1] */
313#define CONFIG_ETHPRIME "TSEC0"
wdenk0aeb8532004-10-10 21:21:55 +0000314
315#endif /* CONFIG_TSEC_ENET */
316
wdenk0aeb8532004-10-10 21:21:55 +0000317/*
318 * Environment
319 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200321#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
322#define CONFIG_ENV_SIZE 0x2000
wdenk0aeb8532004-10-10 21:21:55 +0000323
324#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk0aeb8532004-10-10 21:21:55 +0000326
Jon Loeligere63319f2007-06-13 13:22:08 -0500327/*
Jon Loeligered26c742007-07-10 09:10:49 -0500328 * BOOTP options
329 */
330#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500331
wdenk0aeb8532004-10-10 21:21:55 +0000332#undef CONFIG_WATCHDOG /* watchdog disabled */
333
334/*
335 * Miscellaneous configurable options
336 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk0aeb8532004-10-10 21:21:55 +0000338
339/*
340 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500341 * have to be in the first 64 MB of memory, since this is
wdenk0aeb8532004-10-10 21:21:55 +0000342 * the maximum mapped by the Linux kernel during initialization.
343 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500344#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
345#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk0aeb8532004-10-10 21:21:55 +0000346
Jon Loeligere63319f2007-06-13 13:22:08 -0500347#if defined(CONFIG_CMD_KGDB)
wdenk0aeb8532004-10-10 21:21:55 +0000348#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk0aeb8532004-10-10 21:21:55 +0000349#endif
350
wdenk0aeb8532004-10-10 21:21:55 +0000351/*
352 * Environment Configuration
353 */
wdenk0aeb8532004-10-10 21:21:55 +0000354#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500355#define CONFIG_HAS_ETH0
wdenk54070ab2004-12-31 09:32:47 +0000356#define CONFIG_HAS_ETH1
wdenk54070ab2004-12-31 09:32:47 +0000357#define CONFIG_HAS_ETH2
wdenk0aeb8532004-10-10 21:21:55 +0000358#endif
359
360#define CONFIG_IPADDR 192.168.1.253
361
Mario Six790d8442018-03-28 14:38:20 +0200362#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000363#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000364#define CONFIG_BOOTFILE "your.uImage"
wdenk0aeb8532004-10-10 21:21:55 +0000365
366#define CONFIG_SERVERIP 192.168.1.1
367#define CONFIG_GATEWAYIP 192.168.1.1
368#define CONFIG_NETMASK 255.255.255.0
369
370#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
371
wdenk0aeb8532004-10-10 21:21:55 +0000372#define CONFIG_EXTRA_ENV_SETTINGS \
373 "netdev=eth0\0" \
374 "consoledev=ttyS1\0" \
Andy Fleming7243f972006-09-13 10:33:35 -0500375 "ramdiskaddr=600000\0" \
376 "ramdiskfile=your.ramdisk.u-boot\0" \
377 "fdtaddr=400000\0" \
378 "fdtfile=your.fdt.dtb\0"
wdenk0aeb8532004-10-10 21:21:55 +0000379
380#define CONFIG_NFSBOOTCOMMAND \
381 "setenv bootargs root=/dev/nfs rw " \
382 "nfsroot=$serverip:$rootpath " \
383 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
384 "console=$consoledev,$baudrate $othbootargs;" \
385 "tftp $loadaddr $bootfile;" \
Andy Fleming7243f972006-09-13 10:33:35 -0500386 "tftp $fdtaddr $fdtfile;" \
387 "bootm $loadaddr - $fdtaddr"
wdenk0aeb8532004-10-10 21:21:55 +0000388
389#define CONFIG_RAMBOOTCOMMAND \
390 "setenv bootargs root=/dev/ram rw " \
391 "console=$consoledev,$baudrate $othbootargs;" \
392 "tftp $ramdiskaddr $ramdiskfile;" \
393 "tftp $loadaddr $bootfile;" \
394 "bootm $loadaddr $ramdiskaddr"
395
396#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
397
wdenk0aeb8532004-10-10 21:21:55 +0000398#endif /* __CONFIG_H */