blob: d8249f0a1cf571708e10255a2d0393dd4df8957d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut60675d42020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk39158312008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk99726cc2011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burton52505922014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut60675d42020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burton52505922014-04-07 16:41:46 +010079
Marek Vasutb346e1b2020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut60675d42020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk39158312008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut60675d42020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +020085 int cur_rx;
86 int cur_tx;
Marek Vasutb346e1b2020-05-17 15:10:41 +020087};
wdenkc6097192002-11-03 00:24:07 +000088
Marek Vasutb346e1b2020-05-17 15:10:41 +020089static struct pcnet_priv *lp;
wdenkc6097192002-11-03 00:24:07 +000090
91/* Offsets from base I/O address for WIO mode */
92#define PCNET_RDP 0x10
93#define PCNET_RAP 0x12
94#define PCNET_RESET 0x14
95#define PCNET_BDP 0x16
96
Paul Burton70ab8c02013-11-08 11:18:43 +000097static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000098{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +020099 void __iomem *base = (void __iomem *)dev->iobase;
100
101 writew(index, base + PCNET_RAP);
102 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000103}
104
Paul Burton70ab8c02013-11-08 11:18:43 +0000105static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000106{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200107 void __iomem *base = (void __iomem *)dev->iobase;
108
109 writew(index, base + PCNET_RAP);
110 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Paul Burton70ab8c02013-11-08 11:18:43 +0000113static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000114{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200115 void __iomem *base = (void __iomem *)dev->iobase;
116
117 writew(index, base + PCNET_RAP);
118 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000119}
120
Paul Burton70ab8c02013-11-08 11:18:43 +0000121static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000122{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200123 void __iomem *base = (void __iomem *)dev->iobase;
124
125 writew(index, base + PCNET_RAP);
126 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000127}
128
Paul Burton70ab8c02013-11-08 11:18:43 +0000129static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000130{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200131 void __iomem *base = (void __iomem *)dev->iobase;
132
133 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000134}
135
Paul Burton70ab8c02013-11-08 11:18:43 +0000136static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000137{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200138 void __iomem *base = (void __iomem *)dev->iobase;
139
140 writew(88, base + PCNET_RAP);
141 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000142}
143
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100144static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton38004ad2016-05-26 14:49:34 +0100145 void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100146{
Paul Burtoned228752016-05-26 14:49:35 +0100147 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100148 void *virt_addr = addr;
149
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100150 return pci_virt_to_mem(devbusfn, virt_addr);
151}
wdenkc6097192002-11-03 00:24:07 +0000152
153static struct pci_device_id supported[] = {
Marek Vasute2ea3612020-05-17 17:33:17 +0200154 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk39158312008-04-24 23:44:26 +0200155 {}
wdenkc6097192002-11-03 00:24:07 +0000156};
157
Paul Burton70ab8c02013-11-08 11:18:43 +0000158static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000159{
Wolfgang Denk39158312008-04-24 23:44:26 +0200160 int chip_version;
161 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200162 int i;
wdenkc6097192002-11-03 00:24:07 +0000163
Wolfgang Denk39158312008-04-24 23:44:26 +0200164 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000165 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000166
Wolfgang Denk39158312008-04-24 23:44:26 +0200167 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000168 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
169 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200170 return -1;
171 }
wdenkc6097192002-11-03 00:24:07 +0000172
Wolfgang Denk39158312008-04-24 23:44:26 +0200173 /* Identify the chip */
174 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000175 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200176 if ((chip_version & 0xfff) != 0x003)
177 return -1;
178 chip_version = (chip_version >> 12) & 0xffff;
179 switch (chip_version) {
180 case 0x2621:
181 chipname = "PCnet/PCI II 79C970A"; /* PCI */
182 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200183 case 0x2625:
184 chipname = "PCnet/FAST III 79C973"; /* PCI */
185 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200186 case 0x2627:
187 chipname = "PCnet/FAST III 79C975"; /* PCI */
188 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200189 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000190 printf("%s: PCnet version %#x not supported\n",
191 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200192 return -1;
193 }
wdenkc6097192002-11-03 00:24:07 +0000194
Paul Burton70ab8c02013-11-08 11:18:43 +0000195 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000196
Wolfgang Denk39158312008-04-24 23:44:26 +0200197 /*
198 * In most chips, after a chip reset, the ethernet address is read from
199 * the station address PROM at the base address and programmed into the
200 * "Physical Address Registers" CSR12-14.
201 */
202 for (i = 0; i < 3; i++) {
203 unsigned int val;
204
Paul Burton70ab8c02013-11-08 11:18:43 +0000205 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200206 /* There may be endianness issues here. */
207 dev->enetaddr[2 * i] = val & 0x0ff;
208 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
209 }
wdenkc6097192002-11-03 00:24:07 +0000210
Wolfgang Denk39158312008-04-24 23:44:26 +0200211 return 0;
wdenkc6097192002-11-03 00:24:07 +0000212}
213
Paul Burton70ab8c02013-11-08 11:18:43 +0000214static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000215{
Paul Burton52505922014-04-07 16:41:46 +0100216 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200217 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100218 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000219
Paul Burton70ab8c02013-11-08 11:18:43 +0000220 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000221
Wolfgang Denk39158312008-04-24 23:44:26 +0200222 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000223 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000224
Wolfgang Denk39158312008-04-24 23:44:26 +0200225 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000226 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200227 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000228 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000229
Wolfgang Denk39158312008-04-24 23:44:26 +0200230 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000231 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200232 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000233 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000234
Wolfgang Denk39158312008-04-24 23:44:26 +0200235 /*
Paul Burton03261c02013-11-08 11:18:46 +0000236 * Enable NOUFLO on supported controllers, with the transmit
237 * start point set to the full packet. This will cause entire
238 * packets to be buffered by the ethernet controller before
239 * transmission, eliminating underflows which are common on
240 * slower devices. Controllers which do not support NOUFLO will
241 * simply be left with a larger transmit FIFO threshold.
242 */
243 val = pcnet_read_bcr(dev, 18);
244 val |= 1 << 11;
245 pcnet_write_bcr(dev, 18, val);
246 val = pcnet_read_csr(dev, 80);
247 val |= 0x3 << 10;
248 pcnet_write_csr(dev, 80, val);
249
Paul Burton52505922014-04-07 16:41:46 +0100250 uc = lp->uc;
251
252 uc->init_block.mode = cpu_to_le16(0x0000);
253 uc->init_block.filter[0] = 0x00000000;
254 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000255
Wolfgang Denk39158312008-04-24 23:44:26 +0200256 /*
257 * Initialize the Rx ring.
258 */
259 lp->cur_rx = 0;
260 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut60675d42020-05-17 16:16:45 +0200261 addr = pcnet_virt_to_mem(dev, lp->rx_buf[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100262 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100263 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
264 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200265 PCNET_DEBUG1
266 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100267 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
268 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200269 }
wdenkc6097192002-11-03 00:24:07 +0000270
Wolfgang Denk39158312008-04-24 23:44:26 +0200271 /*
272 * Initialize the Tx ring. The Tx buffer address is filled in as
273 * needed, but we do need to clear the upper ownership bit.
274 */
275 lp->cur_tx = 0;
276 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100277 uc->tx_ring[i].base = 0;
278 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200279 }
wdenkc6097192002-11-03 00:24:07 +0000280
Wolfgang Denk39158312008-04-24 23:44:26 +0200281 /*
282 * Setup Init Block.
283 */
Paul Burton52505922014-04-07 16:41:46 +0100284 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000285
Wolfgang Denk39158312008-04-24 23:44:26 +0200286 for (i = 0; i < 6; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100287 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
288 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200289 }
wdenkc6097192002-11-03 00:24:07 +0000290
Paul Burton52505922014-04-07 16:41:46 +0100291 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000292 RX_RING_LEN_BITS);
Paul Burton38004ad2016-05-26 14:49:34 +0100293 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100294 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton38004ad2016-05-26 14:49:34 +0100295 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100296 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000297
Paul Burton70ab8c02013-11-08 11:18:43 +0000298 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100299 uc->init_block.tlen_rlen,
300 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000301
Wolfgang Denk39158312008-04-24 23:44:26 +0200302 /*
303 * Tell the controller where the Init Block is located.
304 */
Paul Burton52505922014-04-07 16:41:46 +0100305 barrier();
Paul Burton38004ad2016-05-26 14:49:34 +0100306 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton70ab8c02013-11-08 11:18:43 +0000307 pcnet_write_csr(dev, 1, addr & 0xffff);
308 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000309
Paul Burton70ab8c02013-11-08 11:18:43 +0000310 pcnet_write_csr(dev, 4, 0x0915);
311 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000312
Wolfgang Denk39158312008-04-24 23:44:26 +0200313 /* Wait for Init Done bit */
314 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000315 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200316 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000317 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200318 }
319 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000320 printf("%s: TIMEOUT: controller init failed\n", dev->name);
321 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200322 return -1;
323 }
wdenkc6097192002-11-03 00:24:07 +0000324
Wolfgang Denk39158312008-04-24 23:44:26 +0200325 /*
326 * Finally start network controller operation.
327 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000328 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000329
Wolfgang Denk39158312008-04-24 23:44:26 +0200330 return 0;
wdenkc6097192002-11-03 00:24:07 +0000331}
332
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000333static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000334{
Wolfgang Denk39158312008-04-24 23:44:26 +0200335 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100336 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100337 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000338
Paul Burton70ab8c02013-11-08 11:18:43 +0000339 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
340 packet);
wdenkc6097192002-11-03 00:24:07 +0000341
Paul Burton5edb7d82013-11-08 11:18:45 +0000342 flush_dcache_range((unsigned long)packet,
343 (unsigned long)packet + pkt_len);
344
Wolfgang Denk39158312008-04-24 23:44:26 +0200345 /* Wait for completion by testing the OWN bit */
346 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100347 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200348 if ((status & 0x8000) == 0)
349 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000350 udelay(100);
351 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200352 }
353 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000354 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
355 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200356 pkt_len = 0;
357 goto failure;
358 }
wdenkc6097192002-11-03 00:24:07 +0000359
Wolfgang Denk39158312008-04-24 23:44:26 +0200360 /*
361 * Setup Tx ring. Caution: the write order is important here,
362 * set the status with the "ownership" bits last.
363 */
Paul Burton38004ad2016-05-26 14:49:34 +0100364 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100365 writew(-pkt_len, &entry->length);
366 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100367 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100368 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000369
Wolfgang Denk39158312008-04-24 23:44:26 +0200370 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000371 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000372
Wolfgang Denk39158312008-04-24 23:44:26 +0200373 failure:
374 if (++lp->cur_tx >= TX_RING_SIZE)
375 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000376
Paul Burton70ab8c02013-11-08 11:18:43 +0000377 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200378 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000379}
380
Wolfgang Denk39158312008-04-24 23:44:26 +0200381static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000382{
Wolfgang Denk39158312008-04-24 23:44:26 +0200383 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100384 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200385 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100386 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000387
Wolfgang Denk39158312008-04-24 23:44:26 +0200388 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100389 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200390 /*
391 * If we own the next entry, it's a new packet. Send it up.
392 */
Paul Burton14e47402014-04-07 16:41:48 +0100393 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000394 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200395 break;
Paul Burton14e47402014-04-07 16:41:48 +0100396 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000397
Paul Burton14e47402014-04-07 16:41:48 +0100398 if (err_status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000399 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100400 PCNET_DEBUG1(" (status=0x%x)", err_status);
401 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000402 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100403 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000404 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100405 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000406 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100407 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000408 printf(" Fifo");
409 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100410 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000411
Wolfgang Denk39158312008-04-24 23:44:26 +0200412 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100413 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200414 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000415 printf("%s: Rx%d: invalid packet length %d\n",
416 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200417 } else {
Marek Vasut60675d42020-05-17 16:16:45 +0200418 buf = lp->rx_buf[lp->cur_rx];
Paul Burton7f3c38e2014-04-07 16:41:47 +0100419 invalidate_dcache_range((unsigned long)buf,
420 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500421 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000422 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100423 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200424 }
425 }
Paul Burton14e47402014-04-07 16:41:48 +0100426
427 status |= 0x8000;
428 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000429
Wolfgang Denk39158312008-04-24 23:44:26 +0200430 if (++lp->cur_rx >= RX_RING_SIZE)
431 lp->cur_rx = 0;
432 }
433 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000434}
435
Paul Burton70ab8c02013-11-08 11:18:43 +0000436static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000437{
Wolfgang Denk39158312008-04-24 23:44:26 +0200438 int i;
wdenkc6097192002-11-03 00:24:07 +0000439
Paul Burton70ab8c02013-11-08 11:18:43 +0000440 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000441
Wolfgang Denk39158312008-04-24 23:44:26 +0200442 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000443 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000444
Wolfgang Denk39158312008-04-24 23:44:26 +0200445 /* Wait for Stop bit */
446 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000447 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200448 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000449 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200450 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000451 if (i <= 0)
452 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000453}
Marek Vasut2ba0a682020-05-17 16:31:41 +0200454
455int pcnet_initialize(bd_t *bis)
456{
457 pci_dev_t devbusfn;
458 struct eth_device *dev;
459 u16 command, status;
460 int dev_nr = 0;
461 u32 bar;
462
463 PCNET_DEBUG1("\npcnet_initialize...\n");
464
465 for (dev_nr = 0; ; dev_nr++) {
466 /*
467 * Find the PCnet PCI device(s).
468 */
469 devbusfn = pci_find_devices(supported, dev_nr);
470 if (devbusfn < 0)
471 break;
472
473 /*
474 * Allocate and pre-fill the device structure.
475 */
476 dev = calloc(1, sizeof(*dev));
477 if (!dev) {
478 printf("pcnet: Can not allocate memory\n");
479 break;
480 }
481
482 /*
483 * We only maintain one structure because the drivers will
484 * never be used concurrently. In 32bit mode the RX and TX
485 * ring entries must be aligned on 16-byte boundaries.
486 */
487 if (!lp) {
488 lp = malloc_cache_aligned(sizeof(*lp));
489 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
490 sizeof(lp->ucp), MAP_NOCACHE);
491 flush_dcache_range((unsigned long)lp,
492 (unsigned long)lp + sizeof(*lp));
493 }
494
495 dev->priv = (void *)(unsigned long)devbusfn;
496 sprintf(dev->name, "pcnet#%d", dev_nr);
497
498 /*
499 * Setup the PCI device.
500 */
501 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
502 dev->iobase = pci_mem_to_phys(devbusfn, bar);
503 dev->iobase &= ~0xf;
504
505 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
506 dev->name, devbusfn, (unsigned long)dev->iobase);
507
508 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
509 pci_write_config_word(devbusfn, PCI_COMMAND, command);
510 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
511 if ((status & command) != command) {
512 printf("%s: Couldn't enable IO access or Bus Mastering\n",
513 dev->name);
514 free(dev);
515 continue;
516 }
517
518 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
519
520 /*
521 * Probe the PCnet chip.
522 */
523 if (pcnet_probe(dev, bis, dev_nr) < 0) {
524 free(dev);
525 continue;
526 }
527
528 /*
529 * Setup device structure and register the driver.
530 */
531 dev->init = pcnet_init;
532 dev->halt = pcnet_halt;
533 dev->send = pcnet_send;
534 dev->recv = pcnet_recv;
535
536 eth_register(dev);
537 }
538
539 udelay(10 * 1000);
540
541 return dev_nr;
542}