blob: 8354e70fd0706b55b4d5779ceb36ffe034effd37 [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenkc12081a2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
wdenk50fc90c2004-05-05 08:31:53 +000033#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenkc12081a2004-03-23 20:18:25 +000034#define CONFIG_PM520 1 /* ... on PM520 board */
35
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020036#define CONFIG_SYS_TEXT_BASE 0xfff00000
37
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
wdenkc12081a2004-03-23 20:18:25 +000039
wdenk9e930b62004-06-19 21:19:10 +000040#define CONFIG_MISC_INIT_R
41
Becky Bruce03ea1be2008-05-08 19:02:12 -050042#define CONFIG_HIGH_BATS 1 /* High BATs supported */
43
wdenkc12081a2004-03-23 20:18:25 +000044/*
45 * Serial console configuration
46 */
47#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
48#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc12081a2004-03-23 20:18:25 +000050
51
wdenkc12081a2004-03-23 20:18:25 +000052/*
53 * PCI Mapping:
54 * 0x40000000 - 0x4fffffff - PCI Memory
55 * 0x50000000 - 0x50ffffff - PCI IO Space
56 */
57#define CONFIG_PCI 1
58#define CONFIG_PCI_PNP 1
59#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050060#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc12081a2004-03-23 20:18:25 +000061
62#define CONFIG_PCI_MEM_BUS 0x40000000
63#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
64#define CONFIG_PCI_MEM_SIZE 0x10000000
65
66#define CONFIG_PCI_IO_BUS 0x50000000
67#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
68#define CONFIG_PCI_IO_SIZE 0x01000000
69
70#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020071#define CONFIG_MII 1
wdenkc12081a2004-03-23 20:18:25 +000072#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc12081a2004-03-23 20:18:25 +000074#undef CONFIG_NS8382X
75
wdenk9e930b62004-06-19 21:19:10 +000076
77/* Partitions */
78#define CONFIG_DOS_PARTITION
79
80/* USB */
81#if 1
82#define CONFIG_USB_OHCI
wdenk9e930b62004-06-19 21:19:10 +000083#define CONFIG_USB_STORAGE
wdenk9e930b62004-06-19 21:19:10 +000084#endif
85
wdenkc12081a2004-03-23 20:18:25 +000086/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050087 * BOOTP options
88 */
89#define CONFIG_BOOTP_BOOTFILESIZE
90#define CONFIG_BOOTP_BOOTPATH
91#define CONFIG_BOOTP_GATEWAY
92#define CONFIG_BOOTP_HOSTNAME
93
94
95/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050096 * Command line configuration.
wdenkc12081a2004-03-23 20:18:25 +000097 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050098#include <config_cmd_default.h>
wdenkc12081a2004-03-23 20:18:25 +000099
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500100#define CONFIG_CMD_BEDBUG
101#define CONFIG_CMD_DATE
102#define CONFIG_CMD_DHCP
103#define CONFIG_CMD_EEPROM
104#define CONFIG_CMD_FAT
105#define CONFIG_CMD_I2C
106#define CONFIG_CMD_IDE
107#define CONFIG_CMD_NFS
108#define CONFIG_CMD_SNTP
109#define CONFIG_CMD_USB
110
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500111#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500112
wdenkc12081a2004-03-23 20:18:25 +0000113
114/*
115 * Autobooting
116 */
117#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk9e930b62004-06-19 21:19:10 +0000118
119#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100120 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk9e930b62004-06-19 21:19:10 +0000121 "echo"
122
123#undef CONFIG_BOOTARGS
124
125#define CONFIG_EXTRA_ENV_SETTINGS \
126 "netdev=eth0\0" \
127 "hostname=pm520\0" \
128 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100129 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000130 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100131 "addip=setenv bootargs ${bootargs} " \
132 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
133 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9e930b62004-06-19 21:19:10 +0000134 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100135 "bootm ${kernel_addr}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000136 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100137 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
138 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9e930b62004-06-19 21:19:10 +0000139 "rootpath=/opt/eldk30/ppc_82xx\0" \
140 "bootfile=/tftpboot/PM520/uImage\0" \
141 ""
142
143#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc12081a2004-03-23 20:18:25 +0000144
wdenkc12081a2004-03-23 20:18:25 +0000145/*
146 * IPB Bus clocking configuration.
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkc12081a2004-03-23 20:18:25 +0000149/*
150 * I2C configuration
151 */
152#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenkc12081a2004-03-23 20:18:25 +0000154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
156#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc12081a2004-03-23 20:18:25 +0000157
158/*
159 * EEPROM configuration
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
163#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenkc12081a2004-03-23 20:18:25 +0000165
166/*
167 * RTC configuration
168 */
169#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkc12081a2004-03-23 20:18:25 +0000171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_DOC_BASE 0xE0000000
173#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk9e930b62004-06-19 21:19:10 +0000174
175#if defined(CONFIG_BOOT_ROM)
176/*
177 * Flash configuration (8,16 or 32 MB)
178 * TEXT base always at 0xFFF00000
179 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100180 * FLASH_BASE at 0xFA000000 for 64 MB
181 * 0xFC000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000182 * 0xFD000000 for 16 MB
183 * 0xFD800000 for 8 MB
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_BASE 0xFA000000
186#define CONFIG_SYS_FLASH_SIZE 0x04000000
187#define CONFIG_SYS_BOOTROM_BASE 0xFFF00000
188#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200189#define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000190#else
191/*
192 * Flash configuration (8,16 or 32 MB)
193 * TEXT base always at 0xFFF00000
194 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100195 * FLASH_BASE at 0xFC000000 for 64 MB
196 * 0xFE000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000197 * 0xFF000000 for 16 MB
198 * 0xFF800000 for 8 MB
199 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_FLASH_BASE 0xFC000000
201#define CONFIG_SYS_FLASH_SIZE 0x04000000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200202#define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000203#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkc12081a2004-03-23 20:18:25 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
209#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
210#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
211#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
212#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenkc12081a2004-03-23 20:18:25 +0000213
214#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
215
216#undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
217
218
219/*
220 * Environment settings
221 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200222#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200223#define CONFIG_ENV_SIZE 0x10000
224#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkc12081a2004-03-23 20:18:25 +0000225#define CONFIG_ENV_OVERWRITE 1
226
227/*
228 * Memory map
229 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_MBAR 0xf0000000
231#define CONFIG_SYS_SDRAM_BASE 0x00000000
232#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc12081a2004-03-23 20:18:25 +0000233
234/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200236#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
wdenkc12081a2004-03-23 20:18:25 +0000237
238
Wolfgang Denk0191e472010-10-26 14:34:52 +0200239#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc12081a2004-03-23 20:18:25 +0000241
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200242#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
244# define CONFIG_SYS_RAMBOOT 1
wdenkc12081a2004-03-23 20:18:25 +0000245#endif
246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
248#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
249#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc12081a2004-03-23 20:18:25 +0000250
251/*
252 * Ethernet configuration
253 */
wdenk50fc90c2004-05-05 08:31:53 +0000254#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800255#define CONFIG_MPC5xxx_FEC_MII100
wdenk50fc90c2004-05-05 08:31:53 +0000256/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800257 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk50fc90c2004-05-05 08:31:53 +0000258 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800259/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenkc12081a2004-03-23 20:18:25 +0000260#define CONFIG_PHY_ADDR 0x00
261
262/*
263 * GPIO configuration
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenkc12081a2004-03-23 20:18:25 +0000266
267/*
268 * Miscellaneous configurable options
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_LONGHELP /* undef to save memory */
271#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500272#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000274#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000276#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
278#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
279#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
282#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenkc12081a2004-03-23 20:18:25 +0000283
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkc12081a2004-03-23 20:18:25 +0000285
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc12081a2004-03-23 20:18:25 +0000287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500289#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500291#endif
292
wdenkc12081a2004-03-23 20:18:25 +0000293/*
294 * Various low-level settings
295 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
297#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc12081a2004-03-23 20:18:25 +0000298
wdenk9e930b62004-06-19 21:19:10 +0000299#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE
301#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE
302#define CONFIG_SYS_BOOTCS_CFG 0x00047800
303#define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE
304#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE
305#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
306#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
307#define CONFIG_SYS_CS1_CFG 0x0004FF00
wdenk9e930b62004-06-19 21:19:10 +0000308#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
310#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
311#define CONFIG_SYS_BOOTCS_CFG 0x0004FF00
312#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
313#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
314#define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE
315#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE
316#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk9e930b62004-06-19 21:19:10 +0000317#endif
wdenkc12081a2004-03-23 20:18:25 +0000318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_CS_BURST 0x00000000
320#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc12081a2004-03-23 20:18:25 +0000321
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenkc12081a2004-03-23 20:18:25 +0000323
wdenk9e930b62004-06-19 21:19:10 +0000324/*-----------------------------------------------------------------------
325 * USB stuff
326 *-----------------------------------------------------------------------
327 */
328#define CONFIG_USB_CLOCK 0x0001BBBB
329#define CONFIG_USB_CONFIG 0x00005000
330
331/*-----------------------------------------------------------------------
332 * IDE/ATA stuff Supports IDE harddisk
333 *-----------------------------------------------------------------------
334 */
335
336#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
337
338#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
339#undef CONFIG_IDE_LED /* LED for ide not supported */
340
341#undef CONFIG_IDE_RESET /* reset for ide supported */
342#define CONFIG_IDE_PREINIT
343
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
345#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
wdenk9e930b62004-06-19 21:19:10 +0000346
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9e930b62004-06-19 21:19:10 +0000348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk9e930b62004-06-19 21:19:10 +0000350
351/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk9e930b62004-06-19 21:19:10 +0000353
354/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk9e930b62004-06-19 21:19:10 +0000356
357/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk9e930b62004-06-19 21:19:10 +0000359
360/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_ATA_STRIDE 4
wdenk9e930b62004-06-19 21:19:10 +0000362
wdenkc12081a2004-03-23 20:18:25 +0000363#endif /* __CONFIG_H */