blob: e1e709fe36bc03ca15c4362c38f8c96a6b7f5f82 [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenkc12081a2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
wdenk50fc90c2004-05-05 08:31:53 +000033#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenkc12081a2004-03-23 20:18:25 +000034#define CONFIG_PM520 1 /* ... on PM520 board */
35
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020036#define CONFIG_SYS_TEXT_BASE 0xfff00000
37
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
wdenkc12081a2004-03-23 20:18:25 +000039
wdenk9e930b62004-06-19 21:19:10 +000040#define CONFIG_MISC_INIT_R
41
wdenkc12081a2004-03-23 20:18:25 +000042#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
43#define BOOTFLAG_WARM 0x02 /* Software reboot */
44
Becky Bruce03ea1be2008-05-08 19:02:12 -050045#define CONFIG_HIGH_BATS 1 /* High BATs supported */
46
wdenkc12081a2004-03-23 20:18:25 +000047/*
48 * Serial console configuration
49 */
50#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
51#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc12081a2004-03-23 20:18:25 +000053
54
wdenkc12081a2004-03-23 20:18:25 +000055/*
56 * PCI Mapping:
57 * 0x40000000 - 0x4fffffff - PCI Memory
58 * 0x50000000 - 0x50ffffff - PCI IO Space
59 */
60#define CONFIG_PCI 1
61#define CONFIG_PCI_PNP 1
62#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050063#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc12081a2004-03-23 20:18:25 +000064
65#define CONFIG_PCI_MEM_BUS 0x40000000
66#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
67#define CONFIG_PCI_MEM_SIZE 0x10000000
68
69#define CONFIG_PCI_IO_BUS 0x50000000
70#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
71#define CONFIG_PCI_IO_SIZE 0x01000000
72
73#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020074#define CONFIG_MII 1
wdenkc12081a2004-03-23 20:18:25 +000075#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc12081a2004-03-23 20:18:25 +000077#undef CONFIG_NS8382X
78
wdenk9e930b62004-06-19 21:19:10 +000079
80/* Partitions */
81#define CONFIG_DOS_PARTITION
82
83/* USB */
84#if 1
85#define CONFIG_USB_OHCI
wdenk9e930b62004-06-19 21:19:10 +000086#define CONFIG_USB_STORAGE
wdenk9e930b62004-06-19 21:19:10 +000087#endif
88
wdenkc12081a2004-03-23 20:18:25 +000089/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050090 * BOOTP options
91 */
92#define CONFIG_BOOTP_BOOTFILESIZE
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_GATEWAY
95#define CONFIG_BOOTP_HOSTNAME
96
97
98/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050099 * Command line configuration.
wdenkc12081a2004-03-23 20:18:25 +0000100 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500101#include <config_cmd_default.h>
wdenkc12081a2004-03-23 20:18:25 +0000102
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500103#define CONFIG_CMD_BEDBUG
104#define CONFIG_CMD_DATE
105#define CONFIG_CMD_DHCP
106#define CONFIG_CMD_EEPROM
107#define CONFIG_CMD_FAT
108#define CONFIG_CMD_I2C
109#define CONFIG_CMD_IDE
110#define CONFIG_CMD_NFS
111#define CONFIG_CMD_SNTP
112#define CONFIG_CMD_USB
113
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500114#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500115
wdenkc12081a2004-03-23 20:18:25 +0000116
117/*
118 * Autobooting
119 */
120#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk9e930b62004-06-19 21:19:10 +0000121
122#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100123 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk9e930b62004-06-19 21:19:10 +0000124 "echo"
125
126#undef CONFIG_BOOTARGS
127
128#define CONFIG_EXTRA_ENV_SETTINGS \
129 "netdev=eth0\0" \
130 "hostname=pm520\0" \
131 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100132 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000133 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100134 "addip=setenv bootargs ${bootargs} " \
135 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
136 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9e930b62004-06-19 21:19:10 +0000137 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100138 "bootm ${kernel_addr}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000139 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100140 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
141 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9e930b62004-06-19 21:19:10 +0000142 "rootpath=/opt/eldk30/ppc_82xx\0" \
143 "bootfile=/tftpboot/PM520/uImage\0" \
144 ""
145
146#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc12081a2004-03-23 20:18:25 +0000147
wdenkc12081a2004-03-23 20:18:25 +0000148/*
149 * IPB Bus clocking configuration.
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkc12081a2004-03-23 20:18:25 +0000152/*
153 * I2C configuration
154 */
155#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenkc12081a2004-03-23 20:18:25 +0000157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
159#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc12081a2004-03-23 20:18:25 +0000160
161/*
162 * EEPROM configuration
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
165#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
166#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
167#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenkc12081a2004-03-23 20:18:25 +0000168
169/*
170 * RTC configuration
171 */
172#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkc12081a2004-03-23 20:18:25 +0000174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_DOC_BASE 0xE0000000
176#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk9e930b62004-06-19 21:19:10 +0000177
178#if defined(CONFIG_BOOT_ROM)
179/*
180 * Flash configuration (8,16 or 32 MB)
181 * TEXT base always at 0xFFF00000
182 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100183 * FLASH_BASE at 0xFA000000 for 64 MB
184 * 0xFC000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000185 * 0xFD000000 for 16 MB
186 * 0xFD800000 for 8 MB
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_BASE 0xFA000000
189#define CONFIG_SYS_FLASH_SIZE 0x04000000
190#define CONFIG_SYS_BOOTROM_BASE 0xFFF00000
191#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200192#define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000193#else
194/*
195 * Flash configuration (8,16 or 32 MB)
196 * TEXT base always at 0xFFF00000
197 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100198 * FLASH_BASE at 0xFC000000 for 64 MB
199 * 0xFE000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000200 * 0xFF000000 for 16 MB
201 * 0xFF800000 for 8 MB
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_BASE 0xFC000000
204#define CONFIG_SYS_FLASH_SIZE 0x04000000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200205#define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000206#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkc12081a2004-03-23 20:18:25 +0000208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
212#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
213#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
214#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
215#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenkc12081a2004-03-23 20:18:25 +0000216
217#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
218
219#undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
220
221
222/*
223 * Environment settings
224 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200225#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200226#define CONFIG_ENV_SIZE 0x10000
227#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkc12081a2004-03-23 20:18:25 +0000228#define CONFIG_ENV_OVERWRITE 1
229
230/*
231 * Memory map
232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_MBAR 0xf0000000
234#define CONFIG_SYS_SDRAM_BASE 0x00000000
235#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc12081a2004-03-23 20:18:25 +0000236
237/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
239#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
wdenkc12081a2004-03-23 20:18:25 +0000240
241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
243#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc12081a2004-03-23 20:18:25 +0000245
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200246#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
248# define CONFIG_SYS_RAMBOOT 1
wdenkc12081a2004-03-23 20:18:25 +0000249#endif
250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
252#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
253#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc12081a2004-03-23 20:18:25 +0000254
255/*
256 * Ethernet configuration
257 */
wdenk50fc90c2004-05-05 08:31:53 +0000258#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800259#define CONFIG_MPC5xxx_FEC_MII100
wdenk50fc90c2004-05-05 08:31:53 +0000260/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800261 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk50fc90c2004-05-05 08:31:53 +0000262 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800263/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenkc12081a2004-03-23 20:18:25 +0000264#define CONFIG_PHY_ADDR 0x00
265
266/*
267 * GPIO configuration
268 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenkc12081a2004-03-23 20:18:25 +0000270
271/*
272 * Miscellaneous configurable options
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_LONGHELP /* undef to save memory */
275#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500276#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000278#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000280#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
282#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
283#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
286#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenkc12081a2004-03-23 20:18:25 +0000287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkc12081a2004-03-23 20:18:25 +0000289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc12081a2004-03-23 20:18:25 +0000291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500293#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500295#endif
296
wdenkc12081a2004-03-23 20:18:25 +0000297/*
298 * Various low-level settings
299 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
301#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc12081a2004-03-23 20:18:25 +0000302
wdenk9e930b62004-06-19 21:19:10 +0000303#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE
305#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE
306#define CONFIG_SYS_BOOTCS_CFG 0x00047800
307#define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE
308#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE
309#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
310#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
311#define CONFIG_SYS_CS1_CFG 0x0004FF00
wdenk9e930b62004-06-19 21:19:10 +0000312#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
314#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
315#define CONFIG_SYS_BOOTCS_CFG 0x0004FF00
316#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
317#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
318#define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE
319#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE
320#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk9e930b62004-06-19 21:19:10 +0000321#endif
wdenkc12081a2004-03-23 20:18:25 +0000322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_CS_BURST 0x00000000
324#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc12081a2004-03-23 20:18:25 +0000325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenkc12081a2004-03-23 20:18:25 +0000327
wdenk9e930b62004-06-19 21:19:10 +0000328/*-----------------------------------------------------------------------
329 * USB stuff
330 *-----------------------------------------------------------------------
331 */
332#define CONFIG_USB_CLOCK 0x0001BBBB
333#define CONFIG_USB_CONFIG 0x00005000
334
335/*-----------------------------------------------------------------------
336 * IDE/ATA stuff Supports IDE harddisk
337 *-----------------------------------------------------------------------
338 */
339
340#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
341
342#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
343#undef CONFIG_IDE_LED /* LED for ide not supported */
344
345#undef CONFIG_IDE_RESET /* reset for ide supported */
346#define CONFIG_IDE_PREINIT
347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
349#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
wdenk9e930b62004-06-19 21:19:10 +0000350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9e930b62004-06-19 21:19:10 +0000352
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk9e930b62004-06-19 21:19:10 +0000354
355/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk9e930b62004-06-19 21:19:10 +0000357
358/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk9e930b62004-06-19 21:19:10 +0000360
361/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk9e930b62004-06-19 21:19:10 +0000363
364/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_ATA_STRIDE 4
wdenk9e930b62004-06-19 21:19:10 +0000366
wdenkc12081a2004-03-23 20:18:25 +0000367#endif /* __CONFIG_H */