blob: 50d24050a42e21f98dd34ee5a0da20a22b83dccd [file] [log] [blame]
stroesea9484a92004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesea9484a92004-12-16 18:05:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
stroesea9484a92004-12-16 18:05:42 +000011#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
stroesea9484a92004-12-16 18:05:42 +000018#define CONFIG_405EP 1 /* This is a PPC405 CPU */
stroesea9484a92004-12-16 18:05:42 +000019#define CONFIG_VOM405 1 /* ...on a VOM405 board */
20
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
22
stroesea9484a92004-12-16 18:05:42 +000023#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
24#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
25
26#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
27
28#define CONFIG_BAUDRATE 9600
stroesea9484a92004-12-16 18:05:42 +000029
30#undef CONFIG_BOOTARGS
31#undef CONFIG_BOOTCOMMAND
32
33#define CONFIG_PREBOOT /* enable preboot variable */
34
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea9484a92004-12-16 18:05:42 +000036
Stefan Roesef2303272005-11-15 10:35:59 +010037#undef CONFIG_HAS_ETH1
38
Ben Warren3a918a62008-10-27 23:50:15 -070039#define CONFIG_PPC4xx_EMAC
stroesea9484a92004-12-16 18:05:42 +000040#define CONFIG_MII 1 /* MII PHY management */
41#define CONFIG_PHY_ADDR 0 /* PHY address */
42#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roesef2303272005-11-15 10:35:59 +010043#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea9484a92004-12-16 18:05:42 +000044
Jon Loeliger530ca672007-07-09 21:38:02 -050045/*
46 * BOOTP options
47 */
48#define CONFIG_BOOTP_SUBNETMASK
49#define CONFIG_BOOTP_GATEWAY
50#define CONFIG_BOOTP_HOSTNAME
51#define CONFIG_BOOTP_BOOTPATH
52#define CONFIG_BOOTP_DNS
53#define CONFIG_BOOTP_DNS2
54#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea9484a92004-12-16 18:05:42 +000055
Jon Loeliger21616192007-07-08 15:31:57 -050056/*
57 * Command line configuration.
58 */
Jon Loeliger21616192007-07-08 15:31:57 -050059#define CONFIG_CMD_BSP
Jon Loeliger21616192007-07-08 15:31:57 -050060#define CONFIG_CMD_IRQ
Jon Loeliger21616192007-07-08 15:31:57 -050061#define CONFIG_CMD_EEPROM
62
stroesea9484a92004-12-16 18:05:42 +000063#undef CONFIG_WATCHDOG /* watchdog disabled */
64
65#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
66
67#undef CONFIG_PRAM /* no "protected RAM" */
68
69/*
70 * Miscellaneous configurable options
71 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea9484a92004-12-16 18:05:42 +000073
Jon Loeliger21616192007-07-08 15:31:57 -050074#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000076#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000078#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea9484a92004-12-16 18:05:42 +000084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
86#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea9484a92004-12-16 18:05:42 +000087
Stefan Roese3ddce572010-09-20 16:05:31 +020088#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020089#define CONFIG_SYS_NS16550_SERIAL
90#define CONFIG_SYS_NS16550_REG_SIZE 1
91#define CONFIG_SYS_NS16550_CLK get_serial_clock()
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_BASE_BAUD 691200
stroesea9484a92004-12-16 18:05:42 +000095
96/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea9484a92004-12-16 18:05:42 +000098 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
99 57600, 115200, 230400, 460800, 921600 }
100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
102#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea9484a92004-12-16 18:05:42 +0000103
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200104#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea9484a92004-12-16 18:05:42 +0000105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea9484a92004-12-16 18:05:42 +0000107
stroesea9484a92004-12-16 18:05:42 +0000108/*
109 * For booting Linux, the board info and command line data
110 * have to be in the first 8 MB of memory, since this is
111 * the maximum mapped by the Linux kernel during initialization.
112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200114/*
stroesea9484a92004-12-16 18:05:42 +0000115 * FLASH organization
116 */
117#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
120#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea9484a92004-12-16 18:05:42 +0000121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
123#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesea9484a92004-12-16 18:05:42 +0000124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
126#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
127#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea9484a92004-12-16 18:05:42 +0000128/*
129 * The following defines are added for buggy IOP480 byte interface.
130 * All other boards should use the standard values (CPCI405 etc.)
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
133#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
134#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea9484a92004-12-16 18:05:42 +0000135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea9484a92004-12-16 18:05:42 +0000137
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200138/*
stroesea9484a92004-12-16 18:05:42 +0000139 * Start addresses for the final memory configuration
140 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea9484a92004-12-16 18:05:42 +0000142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200144#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200145#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
146#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200147#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
stroesea9484a92004-12-16 18:05:42 +0000148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
150# define CONFIG_SYS_RAMBOOT 1
stroesea9484a92004-12-16 18:05:42 +0000151#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152# undef CONFIG_SYS_RAMBOOT
stroesea9484a92004-12-16 18:05:42 +0000153#endif
154
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200155/*
stroesea9484a92004-12-16 18:05:42 +0000156 * Environment Variable setup
157 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200158#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200159#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
160#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea9484a92004-12-16 18:05:42 +0000161 /* total size of a CAT24WC16 is 2048 bytes */
162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
164#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea9484a92004-12-16 18:05:42 +0000165
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200166/*
stroesea9484a92004-12-16 18:05:42 +0000167 * I2C EEPROM (CAT24WC16) for environment
168 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000169#define CONFIG_SYS_I2C
170#define CONFIG_SYS_I2C_PPC4XX
171#define CONFIG_SYS_I2C_PPC4XX_CH0
172#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
173#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea9484a92004-12-16 18:05:42 +0000174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
176#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea9484a92004-12-16 18:05:42 +0000177/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
179#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea9484a92004-12-16 18:05:42 +0000180 /* 16 byte page write mode using*/
181 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea9484a92004-12-16 18:05:42 +0000183
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200184/*
stroesea9484a92004-12-16 18:05:42 +0000185 * External Bus Controller (EBC) Setup
186 */
stroesea9484a92004-12-16 18:05:42 +0000187#define CAN_BA 0xF0000000 /* CAN Base Address */
188
189/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_EBC_PB0AP 0x92015480
191#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea9484a92004-12-16 18:05:42 +0000192
193/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
195#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea9484a92004-12-16 18:05:42 +0000196
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200197/*
stroesea9484a92004-12-16 18:05:42 +0000198 * FPGA stuff
199 */
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200200#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
stroesea9484a92004-12-16 18:05:42 +0000201
202/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
204#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
205#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
206#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
207#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroesea9484a92004-12-16 18:05:42 +0000208
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200209/*
stroesea9484a92004-12-16 18:05:42 +0000210 * Definitions for initial stack pointer and data area (in data cache)
211 */
212/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea9484a92004-12-16 18:05:42 +0000214
215/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
217#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
218#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200219#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea9484a92004-12-16 18:05:42 +0000220
Wolfgang Denk0191e472010-10-26 14:34:52 +0200221#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea9484a92004-12-16 18:05:42 +0000223
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200224/*
stroesea9484a92004-12-16 18:05:42 +0000225 * Definitions for GPIO setup (PPC405EP specific)
226 *
227 * GPIO0[0] - External Bus Controller BLAST output
228 * GPIO0[1-9] - Instruction trace outputs -> GPIO
229 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
230 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
231 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
232 * GPIO0[24-27] - UART0 control signal inputs/outputs
233 * GPIO0[28-29] - UART1 data signal input/output
234 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
235 */
236/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
237/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
238/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
239/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200240#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
241#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
242#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
243#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
244#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
245#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
stroesea9484a92004-12-16 18:05:42 +0000247
248/*
stroesea9484a92004-12-16 18:05:42 +0000249 * Default speed selection (cpu_plb_opb_ebc) in mhz.
250 * This value will be set if iic boot eprom is disabled.
251 */
stroesea9484a92004-12-16 18:05:42 +0000252#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
253#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroesea9484a92004-12-16 18:05:42 +0000254
255#endif /* __CONFIG_H */