blob: 5a832961c2d1526c9c1f6252f299631f21909ef6 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Wolfgang Denka1be4762008-05-20 16:00:29 +020039#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060041/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050042
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060044#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Jon Loeliger5c8aa972006-04-26 17:58:56 -050048
Becky Bruce6c2bec32008-10-31 17:14:14 -050049/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060050 * virtual address to be used for temporary mappings. There
51 * should be 128k free at this VA.
52 */
53#define CONFIG_SYS_SCRATCH_VA 0xe0000000
54
55/*
Becky Bruce6c2bec32008-10-31 17:14:14 -050056 * set this to enable Rapid IO. PCI and RIO are mutually exclusive
57 */
58/*#define CONFIG_RIO 1*/
59
60#ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
Ed Swarthout91080f72007-08-02 14:09:49 -050061#define CONFIG_PCI 1 /* Enable PCI/PCIE */
62#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
63#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
64#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050065#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce6c2bec32008-10-31 17:14:14 -050066#endif
Becky Bruceb415b562008-01-23 16:31:01 -060067#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050068
Wolfgang Denka1be4762008-05-20 16:00:29 +020069#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071
Becky Bruce03ea1be2008-05-08 19:02:12 -050072#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073
Wolfgang Denka1be4762008-05-20 16:00:29 +020074#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050075
Jon Loeliger465b9d82006-04-27 10:15:16 -050076/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050077 * L2CR setup -- make sure this is right for your board!
78 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080#define L2_INIT 0
81#define L2_ENABLE (L2CR_L2E)
82
83#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050084#ifndef __ASSEMBLY__
85extern unsigned long get_board_sys_clk(unsigned long dummy);
86#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020087#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088#endif
89
Jon Loeliger5c8aa972006-04-26 17:58:56 -050090#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
93#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050094
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095/*
Becky Bruce0bd25092008-11-06 17:37:35 -060096 * With the exception of PCI Memory and Rapid IO, most devices will simply
97 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
98 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
99 */
100#ifdef CONFIG_PHYS_64BIT
101#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
102#else
103#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
104#endif
105
106/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500107 * Base addresses -- Note these are effective addresses where the
108 * actual resources get mapped (not physical addresses)
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600111#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500113
Becky Bruce0bd25092008-11-06 17:37:35 -0600114/* Physical addresses */
115#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
116#ifdef CONFIG_PHYS_64BIT
117#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
Becky Bruce48d3ce22008-11-07 13:46:19 -0600118#define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
119 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
Becky Bruce0bd25092008-11-06 17:37:35 -0600120#else
121#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Becky Bruce48d3ce22008-11-07 13:46:19 -0600122#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Becky Bruce0bd25092008-11-06 17:37:35 -0600123#endif
124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
126#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Ed Swarthout91080f72007-08-02 14:09:49 -0500127
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500128/*
129 * DDR Setup
130 */
Kumar Galacad506c2008-08-26 15:01:35 -0500131#define CONFIG_FSL_DDR2
132#undef CONFIG_FSL_DDR_INTERACTIVE
133#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
134#define CONFIG_DDR_SPD
135
136#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
137#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
140#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600141#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500142#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
144#define MPC86xx_DDR_SDRAM_CLK_CNTL
145
Kumar Galacad506c2008-08-26 15:01:35 -0500146#define CONFIG_NUM_DDR_CONTROLLERS 2
147#define CONFIG_DIMM_SLOTS_PER_CTLR 2
148#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500149
Kumar Galacad506c2008-08-26 15:01:35 -0500150/*
151 * I2C addresses of SPD EEPROMs
152 */
153#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
154#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
155#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
156#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500157
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
Kumar Galacad506c2008-08-26 15:01:35 -0500159/*
160 * These are used when DDR doesn't use SPD.
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
163#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
164#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
165#define CONFIG_SYS_DDR_TIMING_3 0x00000000
166#define CONFIG_SYS_DDR_TIMING_0 0x00260802
167#define CONFIG_SYS_DDR_TIMING_1 0x39357322
168#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
169#define CONFIG_SYS_DDR_MODE_1 0x00480432
170#define CONFIG_SYS_DDR_MODE_2 0x00000000
171#define CONFIG_SYS_DDR_INTERVAL 0x06090100
172#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
173#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
174#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
175#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
176#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
177#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500178
Jon Loeliger4eab6232008-01-15 13:42:41 -0600179#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200181#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
183#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500184
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600185#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce0bd25092008-11-06 17:37:35 -0600186#define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
187 | CONFIG_SYS_PHYS_ADDR_HIGH)
188
Becky Bruce2e1aef02008-11-05 14:55:32 -0600189#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500190
Becky Bruce0bd25092008-11-06 17:37:35 -0600191#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
192 | 0x00001001) /* port size 16bit */
193#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500194
Becky Bruce0bd25092008-11-06 17:37:35 -0600195#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
196 | 0x00001001) /* port size 16bit */
197#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500198
Becky Bruce0bd25092008-11-06 17:37:35 -0600199#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
200 | 0x00000801) /* port size 8bit */
201#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500202
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600203/*
204 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
205 * The PIXIS and CF by themselves aren't large enough to take up the 128k
206 * required for the smallest BAT mapping, so there's a 64k hole.
207 */
208#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce0bd25092008-11-06 17:37:35 -0600209#define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
210 | CONFIG_SYS_PHYS_ADDR_HIGH)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500211
Kim Phillips53b34982007-08-21 17:00:17 -0500212#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600213#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce0bd25092008-11-06 17:37:35 -0600214#define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600215#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500216#define PIXIS_ID 0x0 /* Board ID at offset 0 */
217#define PIXIS_VER 0x1 /* Board version at offset 1 */
218#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
219#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
220#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
221#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
222#define PIXIS_VCTL 0x10 /* VELA Control Register */
223#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
224#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
225#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
226#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
227#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
228#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
229#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231
Becky Bruce74d126f2008-10-31 17:13:49 -0500232/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600233#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600234#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500235
Becky Bruce2e1aef02008-11-05 14:55:32 -0600236#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#undef CONFIG_SYS_FLASH_CHECKSUM
240#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
241#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Becky Bruce2a978672008-11-05 14:55:35 -0600242#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
243#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200245#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI
247#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
250#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253#endif
254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800256#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500258#endif
259
260#undef CONFIG_CLOCKS_IN_MHZ
261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_INIT_RAM_LOCK 1
263#ifndef CONFIG_SYS_INIT_RAM_LOCK
264#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500265#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500267#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
271#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
272#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
275#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
277/* Serial Port */
278#define CONFIG_CONS_INDEX 1
279#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_NS16550
281#define CONFIG_SYS_NS16550_SERIAL
282#define CONFIG_SYS_NS16550_REG_SIZE 1
283#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500286 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
289#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500290
291/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_HUSH_PARSER
293#ifdef CONFIG_SYS_HUSH_PARSER
294#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500295#endif
296
Jon Loeliger465b9d82006-04-27 10:15:16 -0500297/*
298 * Pass open firmware flat tree to kernel
299 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600300#define CONFIG_OF_LIBFDT 1
301#define CONFIG_OF_BOARD_SETUP 1
302#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500303
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_64BIT_VSPRINTF 1
306#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500307
Jon Loeliger20836d42006-05-19 13:22:44 -0500308/*
309 * I2C
310 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500311#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
312#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500313#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
315#define CONFIG_SYS_I2C_SLAVE 0x7F
316#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
317#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500318
Jon Loeliger20836d42006-05-19 13:22:44 -0500319/*
320 * RapidIO MMU
321 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600322#define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL
325#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Becky Bruce0bd25092008-11-06 17:37:35 -0600327#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500329
330/*
331 * General PCI
332 * Addresses are mapped 1-1.
333 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600335#ifdef CONFIG_PHYS_64BIT
336#define CONFIG_SYS_PCI1_MEM_PHYS 0x0000000c00000000ULL
337#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
Becky Bruce0bd25092008-11-06 17:37:35 -0600339#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
341#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600342#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
343#define CONFIG_SYS_PCI1_IO_PHYS (CONFIG_SYS_PCI1_IO_VIRT \
344 | CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600345#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500346
347/* For RTL8139 */
Jin Zhengxiong-R64188b03e9892006-06-27 18:12:10 +0800348#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Wolfgang Denka1be4762008-05-20 16:00:29 +0200349#define _IO_BASE 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500350
Becky Bruce74d126f2008-10-31 17:13:49 -0500351#define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MEM_BASE \
352 + CONFIG_SYS_PCI1_MEM_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600353#define CONFIG_SYS_PCI2_MEM_PHYS (CONFIG_SYS_PCI1_MEM_PHYS \
354 + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
356#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600357#define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
358 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500359#define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
360 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600361#define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500362
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500363#if defined(CONFIG_PCI)
364
Wolfgang Denka1be4762008-05-20 16:00:29 +0200365#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500368
369#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200370#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371
372#define CONFIG_RTL8139
373
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500374#undef CONFIG_EEPRO100
375#undef CONFIG_TULIP
376
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200377/************************************************************
378 * USB support
379 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200380#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200381#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200382#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_DEVICE_DEREGISTER
384#define CONFIG_SYS_USB_EVENT_POLL 1
385#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
386#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
387#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200388
Jason Jinbb20f352007-07-13 12:14:58 +0800389/*PCIE video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600390#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800391
392/*PCI video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600393/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800394
395/* video */
396#define CONFIG_VIDEO
397
398#if defined(CONFIG_VIDEO)
399#define CONFIG_BIOSEMU
400#define CONFIG_CFB_CONSOLE
401#define CONFIG_VIDEO_SW_CURSOR
402#define CONFIG_VGA_AS_SINGLE_DEVICE
403#define CONFIG_ATI_RADEON_FB
404#define CONFIG_VIDEO_LOGO
405/*#define CONFIG_CONSOLE_CURSOR*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600406#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800407#endif
408
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500409#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500410
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800411#define CONFIG_DOS_PARTITION
412#define CONFIG_SCSI_AHCI
413
414#ifdef CONFIG_SCSI_AHCI
415#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
417#define CONFIG_SYS_SCSI_MAX_LUN 1
418#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
419#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800420#endif
421
Jason Jinbb20f352007-07-13 12:14:58 +0800422#define CONFIG_MPC86XX_PCI2
423
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500424#endif /* CONFIG_PCI */
425
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500426#if defined(CONFIG_TSEC_ENET)
427
428#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200429#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430#endif
431
432#define CONFIG_MII 1 /* MII PHY management */
433
Wolfgang Denka1be4762008-05-20 16:00:29 +0200434#define CONFIG_TSEC1 1
435#define CONFIG_TSEC1_NAME "eTSEC1"
436#define CONFIG_TSEC2 1
437#define CONFIG_TSEC2_NAME "eTSEC2"
438#define CONFIG_TSEC3 1
439#define CONFIG_TSEC3_NAME "eTSEC3"
440#define CONFIG_TSEC4 1
441#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500442
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443#define TSEC1_PHY_ADDR 0
444#define TSEC2_PHY_ADDR 1
445#define TSEC3_PHY_ADDR 2
446#define TSEC4_PHY_ADDR 3
447#define TSEC1_PHYIDX 0
448#define TSEC2_PHYIDX 0
449#define TSEC3_PHYIDX 0
450#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500451#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
452#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
453#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
454#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500455
456#define CONFIG_ETHPRIME "eTSEC1"
457
458#endif /* CONFIG_TSEC_ENET */
459
Becky Bruce0bd25092008-11-06 17:37:35 -0600460/* Contort an addr into the format needed for BATs */
461#ifdef CONFIG_PHYS_64BIT
462#define BAT_PHYS_ADDR(x) ((unsigned long) \
463 ((x & 0x00000000ffffffffULL) | \
464 ((x & 0x0000000e00000000ULL) >> 24) | \
465 ((x & 0x0000000100000000ULL) >> 30)))
466#else
467#define BAT_PHYS_ADDR(x) (x)
468#endif
469
470
471/* Put high physical address bits into the BAT format */
472#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
473#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
474
Jon Loeliger20836d42006-05-19 13:22:44 -0500475/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600476 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500477 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
479#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
480#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
481#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500482
Jon Loeliger20836d42006-05-19 13:22:44 -0500483/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600484 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500485 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600486#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
487 | BATL_PP_RW | BATL_CACHEINHIBIT | \
488 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600489#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
490 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600491#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
492 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600493#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500494
495/* if CONFIG_PCI:
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600496 * BAT2 PCI1 and PCI1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500497 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600498 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500499 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500500#ifdef CONFIG_PCI
Becky Bruce0bd25092008-11-06 17:37:35 -0600501#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
502 | BATL_PP_RW | BATL_CACHEINHIBIT \
503 | BATL_GUARDEDSTORAGE)
504#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500505 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600506#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
507 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500508#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
509#else /* CONFIG_RIO */
Becky Bruce0bd25092008-11-06 17:37:35 -0600510#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
511 | BATL_PP_RW | BATL_CACHEINHIBIT | \
512 BATL_GUARDEDSTORAGE)
513#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
514 | BATU_VS | BATU_VP)
515#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
516 | BATL_PP_RW | BATL_CACHEINHIBIT)
517
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500519 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
521#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
522#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500523#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500524
Jon Loeliger20836d42006-05-19 13:22:44 -0500525/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600526 * BAT3 CCSR Space
Becky Bruce0bd25092008-11-06 17:37:35 -0600527 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
528 * instead. The assembler chokes on ULL.
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500529 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600530#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
531 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
532 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
533 | BATL_PP_RW | BATL_CACHEINHIBIT \
534 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600535#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
536 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600537#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
538 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
539 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
540 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542
Becky Bruce0bd25092008-11-06 17:37:35 -0600543#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
544#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
545 | BATL_PP_RW | BATL_CACHEINHIBIT \
546 | BATL_GUARDEDSTORAGE)
547#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
548 | BATU_BL_1M | BATU_VS | BATU_VP)
549#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
550 | BATL_PP_RW | BATL_CACHEINHIBIT)
551#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
552#endif
553
Jon Loeliger20836d42006-05-19 13:22:44 -0500554/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600555 * BAT4 PCI1_IO and PCI2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500556 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600557#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
558 | BATL_PP_RW | BATL_CACHEINHIBIT \
559 | BATL_GUARDEDSTORAGE)
560#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600561 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600562#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
563 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500565
Jon Loeliger20836d42006-05-19 13:22:44 -0500566/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600567 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500568 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
570#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
571#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
572#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573
Jon Loeliger20836d42006-05-19 13:22:44 -0500574/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600575 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500576 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600577#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
578 | BATL_PP_RW | BATL_CACHEINHIBIT \
579 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600580#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
581 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600582#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
583 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200584#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500585
Becky Bruce2a978672008-11-05 14:55:35 -0600586/* Map the last 1M of flash where we're running from reset */
587#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
588 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
589#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
590#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
591 | BATL_MEMCOHERENCE)
592#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
593
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600594/*
595 * BAT7 FREE - used later for tmp mappings
596 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200597#define CONFIG_SYS_DBAT7L 0x00000000
598#define CONFIG_SYS_DBAT7U 0x00000000
599#define CONFIG_SYS_IBAT7L 0x00000000
600#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500601
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500602/*
603 * Environment
604 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200606 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200608 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500609#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200610 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500612#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600613#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500614
615#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200616#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500617
Jon Loeliger46b6c792007-06-11 19:03:44 -0500618
619/*
Jon Loeligered26c742007-07-10 09:10:49 -0500620 * BOOTP options
621 */
622#define CONFIG_BOOTP_BOOTFILESIZE
623#define CONFIG_BOOTP_BOOTPATH
624#define CONFIG_BOOTP_GATEWAY
625#define CONFIG_BOOTP_HOSTNAME
626
627
628/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500629 * Command line configuration.
630 */
631#include <config_cmd_default.h>
632
633#define CONFIG_CMD_PING
634#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600635#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500636
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200637#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger46b6c792007-06-11 19:03:44 -0500638 #undef CONFIG_CMD_ENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500639#endif
640
Jon Loeliger46b6c792007-06-11 19:03:44 -0500641#if defined(CONFIG_PCI)
642 #define CONFIG_CMD_PCI
643 #define CONFIG_CMD_SCSI
644 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800645 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500646#endif
647
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500648
649#undef CONFIG_WATCHDOG /* watchdog disabled */
650
651/*
652 * Miscellaneous configurable options
653 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200654#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200655#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200656#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
657#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500658
Jon Loeliger46b6c792007-06-11 19:03:44 -0500659#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200660 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500661#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200662 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500663#endif
664
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200665#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
666#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
667#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
668#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500669
670/*
671 * For booting Linux, the board info and command line data
672 * have to be in the first 8 MB of memory, since this is
673 * the maximum mapped by the Linux kernel during initialization.
674 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200675#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500676
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500677/*
678 * Internal Definitions
679 *
680 * Boot Flags
681 */
682#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
683#define BOOTFLAG_WARM 0x02 /* Software reboot */
684
Jon Loeliger46b6c792007-06-11 19:03:44 -0500685#if defined(CONFIG_CMD_KGDB)
686 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
687 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500688#endif
689
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500690/*
691 * Environment Configuration
692 */
693
694/* The mac addresses for all ethernet interface */
695#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200696#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500697#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
698#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
699#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
700#endif
701
Andy Fleming458c3892007-08-16 16:35:02 -0500702#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500703#define CONFIG_HAS_ETH1 1
704#define CONFIG_HAS_ETH2 1
705#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500706
Jon Loeliger4982cda2006-05-09 08:23:49 -0500707#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500708
709#define CONFIG_HOSTNAME unknown
710#define CONFIG_ROOTPATH /opt/nfsroot
711#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500712#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500713
Jon Loeliger465b9d82006-04-27 10:15:16 -0500714#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500715#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500716#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500717
Jon Loeliger465b9d82006-04-27 10:15:16 -0500718/* default location for tftp and bootm */
719#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500720
721#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200722#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500723
724#define CONFIG_BAUDRATE 115200
725
Wolfgang Denka1be4762008-05-20 16:00:29 +0200726#define CONFIG_EXTRA_ENV_SETTINGS \
727 "netdev=eth0\0" \
728 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
729 "tftpflash=tftpboot $loadaddr $uboot; " \
730 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
731 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
732 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
733 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
734 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
735 "consoledev=ttyS0\0" \
736 "ramdiskaddr=2000000\0" \
737 "ramdiskfile=your.ramdisk.u-boot\0" \
738 "fdtaddr=c00000\0" \
739 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600740 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
741 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200742 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500743
744
Wolfgang Denka1be4762008-05-20 16:00:29 +0200745#define CONFIG_NFSBOOTCOMMAND \
746 "setenv bootargs root=/dev/nfs rw " \
747 "nfsroot=$serverip:$rootpath " \
748 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
749 "console=$consoledev,$baudrate $othbootargs;" \
750 "tftp $loadaddr $bootfile;" \
751 "tftp $fdtaddr $fdtfile;" \
752 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500753
Wolfgang Denka1be4762008-05-20 16:00:29 +0200754#define CONFIG_RAMBOOTCOMMAND \
755 "setenv bootargs root=/dev/ram rw " \
756 "console=$consoledev,$baudrate $othbootargs;" \
757 "tftp $ramdiskaddr $ramdiskfile;" \
758 "tftp $loadaddr $bootfile;" \
759 "tftp $fdtaddr $fdtfile;" \
760 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500761
762#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
763
764#endif /* __CONFIG_H */