blob: 19d49146ebd1520d9f6a481765acdbd884b384ee [file] [log] [blame]
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02001/*
2 * SPI flash internal definitions
3 *
4 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6 *
Jagannadha Sutradharudu Tekid1452702013-10-10 22:32:55 +05307 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02008 */
9
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +053010#ifndef _SF_INTERNAL_H_
11#define _SF_INTERNAL_H_
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020012
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +053013#define SPI_FLASH_3B_ADDR_LEN 3
14#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053015#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020016
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053017/* CFI Manufacture ID's */
18#define SPI_FLASH_CFI_MFR_SPANSION 0x01
19#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053020#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053021#define SPI_FLASH_CFI_MFR_WINBOND 0xef
22
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053023/* Erase commands */
24#define CMD_ERASE_4K 0x20
25#define CMD_ERASE_32K 0x52
26#define CMD_ERASE_CHIP 0xc7
27#define CMD_ERASE_64K 0xd8
28
29/* Write commands */
Mike Frysinger1302bec2012-01-28 16:26:03 -080030#define CMD_WRITE_STATUS 0x01
Mike Frysinger301e9b42011-04-25 06:58:29 +000031#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger79112112011-04-25 06:59:53 +000032#define CMD_WRITE_DISABLE 0x04
Mike Frysinger37e13bc2011-01-10 02:20:12 -050033#define CMD_READ_STATUS 0x05
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +053034#define CMD_QUAD_PAGE_PROGRAM 0x32
Mike Frysingerb375ad92013-12-03 16:43:27 -070035#define CMD_READ_STATUS1 0x35
Mike Frysinger53421bb2011-01-10 02:20:13 -050036#define CMD_WRITE_ENABLE 0x06
Jagannadha Sutradharudu Tekif3b2dd82013-10-07 19:34:56 +053037#define CMD_READ_CONFIG 0x35
38#define CMD_FLAG_STATUS 0x70
Mike Frysinger37e13bc2011-01-10 02:20:12 -050039
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053040/* Read commands */
41#define CMD_READ_ARRAY_SLOW 0x03
42#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki02eee9a2014-01-11 15:10:28 +053043#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
44#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +053045#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Teki45462302013-12-24 15:24:31 +053046#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053047#define CMD_READ_ID 0x9f
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +053048
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +053049/* Bank addr access commands */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053050#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +053051# define CMD_BANKADDR_BRWR 0x17
52# define CMD_BANKADDR_BRRD 0x16
53# define CMD_EXTNADDR_WREAR 0xC5
54# define CMD_EXTNADDR_RDEAR 0xC8
55#endif
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +053056
Mike Frysinger37e13bc2011-01-10 02:20:12 -050057/* Common status */
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +053058#define STATUS_WIP (1 << 0)
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053059#define STATUS_QEB_WINSPAN (1 << 1)
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053060#define STATUS_QEB_MXIC (1 << 6)
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +053061#define STATUS_PEC (1 << 7)
Mike Frysinger37e13bc2011-01-10 02:20:12 -050062
Heiko Schocherd73b7ec2014-07-18 06:07:21 +020063#ifdef CONFIG_SYS_SPI_ST_ENABLE_WP_PIN
64#define STATUS_SRWD (1 << 7) /* SR write protect */
65#endif
66
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053067/* Flash timeout values */
68#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
69#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
70#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
71
72/* SST specific */
73#ifdef CONFIG_SPI_FLASH_SST
74# define SST_WP 0x01 /* Supports AAI word program */
Jagannadha Sutradharudu Tekif3b2dd82013-10-07 19:34:56 +053075# define CMD_SST_BP 0x02 /* Byte Program */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053076# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
77
78int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
79 const void *buf);
80#endif
81
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020082/* Send a single-byte command to the device and read the response */
83int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
84
85/*
86 * Send a multi-byte command to the device and read the response. Used
87 * for flash array reads, etc.
88 */
89int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
90 size_t cmd_len, void *data, size_t data_len);
91
92/*
93 * Send a multi-byte command to the device followed by (optional)
94 * data. Used for programming the flash array, etc.
95 */
96int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
97 const void *data, size_t data_len);
98
Mike Frysinger301e9b42011-04-25 06:58:29 +000099
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530100/* Flash erase(sectors) operation, support all possible erase commands */
101int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530102
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530103/* Read the status register */
104int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs);
105
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530106/* Program the status register */
Jagannadha Sutradharudu Teki243ced02014-01-12 21:38:21 +0530107int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530108
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530109/* Read the config register */
110int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc);
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +0530111
Jagannadha Sutradharudu Teki564a1262013-12-30 22:16:23 +0530112/* Program the config register */
113int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530114
115/* Enable writing on the SPI flash */
Mike Frysinger8ec7f4c2011-04-23 23:05:55 +0000116static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
117{
118 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
119}
120
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530121/* Disable writing on the SPI flash */
Mike Frysinger79112112011-04-25 06:59:53 +0000122static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
123{
124 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
125}
126
127/*
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530128 * Send the read status command to the device and wait for the wip
129 * (write-in-progress) bit to clear itself.
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200130 */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530131int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
132
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530133/*
134 * Used for spi_flash write operation
135 * - SPI claim
136 * - spi_flash_cmd_write_enable
137 * - spi_flash_cmd_write
138 * - spi_flash_cmd_wait_ready
139 * - SPI release
140 */
141int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
142 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500143
144/*
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530145 * Flash write operation, support all possible write commands.
146 * Write the requested data out breaking it up into multiple write
147 * commands as needed per the write size.
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500148 */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530149int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
150 size_t len, const void *buf);
151
152/*
153 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
154 * bus. Used as common part of the ->read() operation.
155 */
156int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
157 size_t cmd_len, void *data, size_t data_len);
158
159/* Flash read operation, support all possible read commands */
160int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
161 size_t len, void *data);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500162
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +0530163#endif /* _SF_INTERNAL_H_ */