blob: 925720d234099854cb4966c540b1f5591d5678b5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gangb4611ee2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000025#endif
26
Mingkai Huf354b532011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080028
Mingkai Huf354b532011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
York Sunfe845072016-12-28 08:43:45 -080033#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Huf354b532011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050039#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080040
Shaohui Xieada02612011-09-13 17:55:11 +080041#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060042#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080043#endif
Mingkai Huf354b532011-07-07 12:29:15 +080044
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
Mingkai Hufc25a552011-07-21 17:03:54 -050048#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080049
Mingkai Huf354b532011-07-07 12:29:15 +080050#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080051
52/*
53 * Config the L3 Cache as L3 SRAM
54 */
55#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
56#ifdef CONFIG_PHYS_64BIT
57#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
58 CONFIG_RAMBOOT_TEXT_BASE)
59#else
60#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
61#endif
62#define CONFIG_SYS_L3_SIZE (1024 << 10)
63#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
64
Mingkai Huf354b532011-07-07 12:29:15 +080065#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_SYS_DCSRBAR 0xf0000000
67#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
68#endif
69
Mingkai Huf354b532011-07-07 12:29:15 +080070/*
71 * DDR Setup
72 */
73#define CONFIG_VERY_BIG_RAM
74#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
76
Mingkai Huf354b532011-07-07 12:29:15 +080077#define SPD_EEPROM_ADDRESS 0x52
78#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
79
80/*
81 * Local Bus Definitions
82 */
83
84/* Set the local bus clock 1/8 of platform clock */
85#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
86
York Sun7664bfe2012-10-26 16:40:15 +000087/*
88 * This board doesn't have a promjet connector.
89 * However, it uses commone corenet board LAW and TLB.
90 * It is necessary to use the same start address with proper offset.
91 */
92#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +080093#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +000094#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +080095#else
96#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
97#endif
98
Mingkai Huf354b532011-07-07 12:29:15 +080099#define CONFIG_FSL_CPLD
100#define CPLD_BASE 0xffdf0000 /* CPLD registers */
101#ifdef CONFIG_PHYS_64BIT
102#define CPLD_BASE_PHYS 0xfffdf0000ull
103#else
104#define CPLD_BASE_PHYS CPLD_BASE
105#endif
106
Mingkai Huf354b532011-07-07 12:29:15 +0800107#define PIXIS_LBMAP_SWITCH 7
108#define PIXIS_LBMAP_MASK 0xf0
109#define PIXIS_LBMAP_SHIFT 4
110#define PIXIS_LBMAP_ALTBANK 0x40
111
Mingkai Huf354b532011-07-07 12:29:15 +0800112#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
113
Shaohui Xief8c49c12012-02-28 23:28:07 +0000114/* Nand Flash */
115#ifdef CONFIG_NAND_FSL_ELBC
116#define CONFIG_SYS_NAND_BASE 0xffa00000
117#ifdef CONFIG_PHYS_64BIT
118#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
119#else
120#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
121#endif
122
123#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
124#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000125
126/* NAND flash config */
127#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
128 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
129 | BR_PS_8 /* Port Size = 8 bit */ \
130 | BR_MS_FCM /* MSEL = FCM */ \
131 | BR_V) /* valid */
132#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
133 | OR_FCM_PGS /* Large Page*/ \
134 | OR_FCM_CSCT \
135 | OR_FCM_CST \
136 | OR_FCM_CHT \
137 | OR_FCM_SCY_1 \
138 | OR_FCM_TRLX \
139 | OR_FCM_EHTR)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000140#endif /* CONFIG_NAND_FSL_ELBC */
141
York Sun7664bfe2012-10-26 16:40:15 +0000142#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800143
Mingkai Huf354b532011-07-07 12:29:15 +0800144#define CONFIG_HWCONFIG
145
146/* define to use L1 as initial stack */
147#define CONFIG_L1_INIT_RAM
148#define CONFIG_SYS_INIT_RAM_LOCK
149#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
150#ifdef CONFIG_PHYS_64BIT
151#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
152#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
153/* The assembler doesn't like typecast */
154#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
155 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
156 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
157#else
158#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
159#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
160#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
161#endif
162#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
163
Tom Rini55f37562022-05-24 14:14:02 -0400164#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Huf354b532011-07-07 12:29:15 +0800165
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530166#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800167
168/* Serial Port - controlled on board with jumper J8
169 * open - index 2
170 * shorted - index 1
171 */
Mingkai Huf354b532011-07-07 12:29:15 +0800172#define CONFIG_SYS_NS16550_SERIAL
173#define CONFIG_SYS_NS16550_REG_SIZE 1
174#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
175
176#define CONFIG_SYS_BAUDRATE_TABLE \
177 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
178
179#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
180#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
181#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
182#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
183
Mingkai Huf354b532011-07-07 12:29:15 +0800184/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800185
Mingkai Huf354b532011-07-07 12:29:15 +0800186
187/*
188 * RapidIO
189 */
190#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
191#ifdef CONFIG_PHYS_64BIT
192#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
193#else
194#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
195#endif
196#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
197
198#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
199#ifdef CONFIG_PHYS_64BIT
200#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
201#else
202#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
203#endif
204#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
205
206/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000207 * for slave u-boot IMAGE instored in master memory space,
208 * PHYS must be aligned based on the SIZE
209 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800210#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
211#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
212#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
213#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000214/*
215 * for slave UCODE and ENV instored in master memory space,
216 * PHYS must be aligned based on the SIZE
217 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800218#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000219#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
220#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000221
222/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000223#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
224#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000225
226/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000227 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000228 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000229#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
230#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
231#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
232 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000233#endif
234
235/*
Mingkai Huf354b532011-07-07 12:29:15 +0800236 * eSPI - Enhanced SPI
237 */
Mingkai Huf354b532011-07-07 12:29:15 +0800238
239/*
240 * General PCI
241 * Memory space is mapped 1-1, but I/O space must start from 0.
242 */
243
244/* controller 1, direct to uli, tgtid 3, Base address 20000 */
245#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Huf354b532011-07-07 12:29:15 +0800246#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800247#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Huf354b532011-07-07 12:29:15 +0800248#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800249
250/* controller 2, Slot 2, tgtid 2, Base address 201000 */
251#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800252#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800253#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Huf354b532011-07-07 12:29:15 +0800254#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800255
256/* controller 3, Slot 1, tgtid 1, Base address 202000 */
257#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800258#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800259#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Huf354b532011-07-07 12:29:15 +0800260#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800261
262/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800263#define CONFIG_SYS_BMAN_NUM_PORTALS 10
264#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
265#ifdef CONFIG_PHYS_64BIT
266#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
267#else
268#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
269#endif
270#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500271#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
272#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
273#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
274#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
275#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
276 CONFIG_SYS_BMAN_CENA_SIZE)
277#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
278#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800279#define CONFIG_SYS_QMAN_NUM_PORTALS 10
280#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
281#ifdef CONFIG_PHYS_64BIT
282#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
283#else
284#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
285#endif
286#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500287#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
288#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
289#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
290#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
291#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
292 CONFIG_SYS_QMAN_CENA_SIZE)
293#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
294#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800295
296#define CONFIG_SYS_DPAA_FMAN
297#define CONFIG_SYS_DPAA_PME
Mingkai Huf354b532011-07-07 12:29:15 +0800298
Mingkai Huf354b532011-07-07 12:29:15 +0800299#ifdef CONFIG_FMAN_ENET
300#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
301#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
302#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
303#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
304#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
305
306#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
307#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
308#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
309#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
310
Mingkai Hu4c46d822011-07-19 16:20:13 +0800311#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
312
Mingkai Huf354b532011-07-07 12:29:15 +0800313#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800314#endif
315
316/*
317 * Environment
318 */
319#define CONFIG_LOADS_ECHO /* echo on for serial download */
320#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
321
Mingkai Huf354b532011-07-07 12:29:15 +0800322#ifdef CONFIG_MMC
Mingkai Huf354b532011-07-07 12:29:15 +0800323#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Huf354b532011-07-07 12:29:15 +0800324#endif
325
326/*
327 * Miscellaneous configurable options
328 */
Mingkai Huf354b532011-07-07 12:29:15 +0800329
330/*
331 * For booting Linux, the board info and command line data
332 * have to be in the first 64 MB of memory, since this is
333 * the maximum mapped by the Linux kernel during initialization.
334 */
335#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Huf354b532011-07-07 12:29:15 +0800336
Mingkai Huf354b532011-07-07 12:29:15 +0800337/*
338 * Environment Configuration
339 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000340#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Huf354b532011-07-07 12:29:15 +0800341#define CONFIG_UBOOTPATH u-boot.bin
342
Mingkai Huf354b532011-07-07 12:29:15 +0800343#define __USB_PHY_TYPE utmi
344
345#define CONFIG_EXTRA_ENV_SETTINGS \
346 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
347 "bank_intlv=cs0_cs1\0" \
348 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200349 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
350 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800351 "tftpflash=tftpboot $loadaddr $uboot && " \
352 "protect off $ubootaddr +$filesize && " \
353 "erase $ubootaddr +$filesize && " \
354 "cp.b $loadaddr $ubootaddr $filesize && " \
355 "protect on $ubootaddr +$filesize && " \
356 "cmp.b $loadaddr $ubootaddr $filesize\0" \
357 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200358 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800359 "usb_dr_mode=host\0" \
360 "ramdiskaddr=2000000\0" \
361 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500362 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800363 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500364 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800365
Mingkai Huf354b532011-07-07 12:29:15 +0800366#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800367
Mingkai Huf354b532011-07-07 12:29:15 +0800368#endif /* __CONFIG_H */