blob: c3ebcd3e39fe3845936989015fd3f3ec44492efe [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09002/*
3 * board/renesas/koelsch/koelsch.c
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 *
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09007 */
8
9#include <common.h>
Tom Rini8c70baa2021-12-14 13:36:40 -050010#include <clock_legacy.h>
Simon Glassafb02152019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070013#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090015#include <malloc.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090016#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090018#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060019#include <env_internal.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090020#include <asm/processor.h>
21#include <asm/mach-types.h>
22#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060023#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090025#include <linux/errno.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090026#include <asm/arch/sys_proto.h>
27#include <asm/gpio.h>
28#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090029#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090030#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090031#include <netdev.h>
32#include <miiphy.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090033#include <i2c.h>
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090034#include <div64.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090035#include "qos.h"
36
37DECLARE_GLOBAL_DATA_PTR;
38
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090039#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090040void s_init(void)
41{
Nobuhiro Iwamatsu0a6c5102014-03-27 16:18:08 +090042 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
43 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090044 u32 stc;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090045
46 /* Watchdog init */
47 writel(0xA5A5A500, &rwdt->rwtcsra);
48 writel(0xA5A5A500, &swdt->swtcsra);
49
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090050 /* CPU frequency setting. Set to 1.5GHz */
Tom Rini8c70baa2021-12-14 13:36:40 -050051 stc = ((1500 / CLK2MHZ(get_board_sys_clk())) - 1) << PLL0_STC_BIT;
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090052 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
53
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090054 /* QoS */
55 qos_init();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090056}
57
Marek Vasutb0fd6e22018-04-17 14:13:11 +020058#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090059
60#define SD1CKCR 0xE6150078
61#define SD2CKCR 0xE615026C
62#define SD_97500KHZ 0x7
63
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090064int board_early_init_f(void)
65{
66 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
67
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090068 /*
69 * SD0 clock is set to 97.5MHz by default.
70 * Set SD1 and SD2 to the 97.5MHz as well.
71 */
72 writel(SD_97500KHZ, SD1CKCR);
73 writel(SD_97500KHZ, SD2CKCR);
74
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090075 return 0;
76}
77
Marek Vasutb0fd6e22018-04-17 14:13:11 +020078#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
79
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090080int board_init(void)
81{
82 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -050083 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090084
Marek Vasutb0fd6e22018-04-17 14:13:11 +020085 /* Force ethernet PHY out of reset */
86 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
87 gpio_direction_output(ETHERNET_PHY_RESET, 0);
88 mdelay(10);
89 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090090
91 return 0;
92}
93
Marek Vasutb0fd6e22018-04-17 14:13:11 +020094int dram_init(void)
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090095{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053096 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutb0fd6e22018-04-17 14:13:11 +020097 return -EINVAL;
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090098
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090099 return 0;
100}
101
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200102int dram_init_banksize(void)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +0900103{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200104 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900105
106 return 0;
107}
108
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200109/* Koelsch has KSZ8041NL/RNL */
110#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100111#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +0900112#define PHY_LED_MODE_ACK 0x4000
113int board_phy_config(struct phy_device *phydev)
114{
115 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
116 ret &= ~PHY_LED_MODE;
117 ret |= PHY_LED_MODE_ACK;
118 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
119
120 return 0;
121}
122
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100123void reset_cpu(void)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900124{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200125 struct udevice *dev;
126 const u8 pmic_bus = 6;
127 const u8 pmic_addr = 0x58;
128 u8 data;
129 int ret;
130
131 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
132 if (ret)
133 hang();
134
135 ret = dm_i2c_read(dev, 0x13, &data, 1);
136 if (ret)
137 hang();
138
139 data |= BIT(1);
Nobuhiro Iwamatsu6c57c162013-10-10 10:48:20 +0900140
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200141 ret = dm_i2c_write(dev, 0x13, &data, 1);
142 if (ret)
143 hang();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900144}
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900145
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200146enum env_location env_get_location(enum env_operation op, int prio)
147{
148 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900149
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200150 /* Block environment access if loaded using JTAG */
151 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
152 (op != ENVOP_INIT))
153 return ENVL_UNKNOWN;
154
155 if (prio)
156 return ENVL_UNKNOWN;
157
158 return ENVL_SPI_FLASH;
159}