blob: 7161c934cd40b031fd479bd9e12ff20a2a940ba7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Behmebb732be2009-01-28 21:39:58 +01002/*
Tom Rini988a2352011-11-18 12:48:09 +00003 * (C) Copyright 2004-2011
Dirk Behmebb732be2009-01-28 21:39:58 +01004 * Texas Instruments, <www.ti.com>
5 *
6 * Author :
7 * Manikandan Pillai <mani.pillai@ti.com>
8 *
9 * Derived from Beagle Board and 3430 SDP code by
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <khasim@ti.com>
Dirk Behmebb732be2009-01-28 21:39:58 +010012 */
13#include <common.h>
Derald D. Woods1b01bf92017-08-06 00:00:21 -050014#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060015#include <env.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <net.h>
Derald D. Woods1b01bf92017-08-06 00:00:21 -050017#include <ns16550.h>
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070018#include <netdev.h>
Simon Glass36736182019-11-14 12:57:24 -070019#include <serial.h>
Dirk Behmebb732be2009-01-28 21:39:58 +010020#include <asm/io.h>
21#include <asm/arch/mem.h>
22#include <asm/arch/mux.h>
23#include <asm/arch/sys_proto.h>
Vaibhav Hiremath4fdf2b72011-09-03 21:42:35 -040024#include <asm/arch/mmc_host_def.h>
Sanjeev Premi7b3dc822011-09-08 10:51:01 -040025#include <asm/gpio.h>
Dirk Behmebb732be2009-01-28 21:39:58 +010026#include <i2c.h>
Paul Kocialkowski69559892014-11-08 20:55:47 +010027#include <twl4030.h>
Dirk Behmebb732be2009-01-28 21:39:58 +010028#include <asm/mach-types.h>
Derald D. Woods1b01bf92017-08-06 00:00:21 -050029#include <asm/omap_musb.h>
Masahiro Yamada2b7a8732017-11-30 13:45:24 +090030#include <linux/mtd/rawnand.h>
Derald D. Woods1b01bf92017-08-06 00:00:21 -050031#include <linux/usb/ch9.h>
32#include <linux/usb/gadget.h>
33#include <linux/usb/musb.h>
Dirk Behmebb732be2009-01-28 21:39:58 +010034#include "evm.h"
35
Derald D. Woods1b01bf92017-08-06 00:00:21 -050036#define OMAP3EVM_GPIO_ETH_RST_GEN1 64
37#define OMAP3EVM_GPIO_ETH_RST_GEN2 7
Sriramakrishnan0f188c32011-07-18 09:21:55 -040038
John Rigby0d21ed02010-12-20 18:27:51 -070039DECLARE_GLOBAL_DATA_PTR;
40
Dirk Behme85ed7092010-12-18 07:40:28 +010041static u32 omap3_evm_version;
Ajay Kumar Gupta13fc2bd2010-06-10 11:20:49 +053042
Dirk Behme85ed7092010-12-18 07:40:28 +010043u32 get_omap3_evm_rev(void)
Ajay Kumar Gupta13fc2bd2010-06-10 11:20:49 +053044{
45 return omap3_evm_version;
46}
47
48static void omap3_evm_get_revision(void)
49{
Sanjeev Premi88105fb2010-11-04 16:02:32 -040050#if defined(CONFIG_CMD_NET)
51 /*
52 * Board revision can be ascertained only by identifying
53 * the Ethernet chipset.
54 */
Ajay Kumar Gupta13fc2bd2010-06-10 11:20:49 +053055 unsigned int smsc_id;
56
57 /* Ethernet PHY ID is stored at ID_REV register */
58 smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000;
59 printf("Read back SMSC id 0x%x\n", smsc_id);
60
61 switch (smsc_id) {
62 /* SMSC9115 chipset */
63 case 0x01150000:
64 omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
65 break;
66 /* SMSC 9220 chipset */
67 case 0x92200000:
68 default:
69 omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
70 }
Derald D. Woods1b01bf92017-08-06 00:00:21 -050071#else /* !CONFIG_CMD_NET */
Sanjeev Premi88105fb2010-11-04 16:02:32 -040072#if defined(CONFIG_STATIC_BOARD_REV)
Derald D. Woods1b01bf92017-08-06 00:00:21 -050073 /* Look for static defintion of the board revision */
Sanjeev Premi88105fb2010-11-04 16:02:32 -040074 omap3_evm_version = CONFIG_STATIC_BOARD_REV;
75#else
Derald D. Woods1b01bf92017-08-06 00:00:21 -050076 /* Fallback to the default above */
Sanjeev Premi88105fb2010-11-04 16:02:32 -040077 omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
Derald D. Woods1b01bf92017-08-06 00:00:21 -050078#endif /* CONFIG_STATIC_BOARD_REV */
79#endif /* CONFIG_CMD_NET */
Ajay Kumar Gupta13fc2bd2010-06-10 11:20:49 +053080}
81
Derald D. Woods1b01bf92017-08-06 00:00:21 -050082#if defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)
83/* MUSB port on OMAP3EVM Rev >= E requires extvbus programming. */
Ajay Kumar Guptaaeeac6b2010-06-10 11:20:50 +053084u8 omap3_evm_need_extvbus(void)
85{
86 u8 retval = 0;
87
88 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
89 retval = 1;
90
91 return retval;
92}
Derald D. Woods1b01bf92017-08-06 00:00:21 -050093#endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
Ajay Kumar Guptaaeeac6b2010-06-10 11:20:50 +053094
95/*
Dirk Behmebb732be2009-01-28 21:39:58 +010096 * Routine: board_init
97 * Description: Early hardware init.
Tom Rix558bb832009-04-01 22:02:20 -050098 */
Dirk Behmebb732be2009-01-28 21:39:58 +010099int board_init(void)
100{
Dirk Behmebb732be2009-01-28 21:39:58 +0100101 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
102 /* board id for Linux */
103 gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
104 /* boot param addr */
105 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
106
107 return 0;
108}
109
Derald D. Woods17f8f982017-09-02 17:43:05 -0500110#if defined(CONFIG_SPL_OS_BOOT)
111int spl_start_uboot(void)
112{
113 /* break into full u-boot on 'c' */
114 if (serial_tstc() && serial_getc() == 'c')
115 return 1;
116
117 return 0;
118}
119#endif /* CONFIG_SPL_OS_BOOT */
120
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500121#if defined(CONFIG_SPL_BUILD)
Tom Rini988a2352011-11-18 12:48:09 +0000122/*
123 * Routine: get_board_mem_timings
124 * Description: If we use SPL then there is no x-loader nor config header
125 * so we have to setup the DDR timings ourself on the first bank. This
126 * provides the timing values back to the function that configures
127 * the memory.
128 */
Peter Baradaedb5c2f2012-11-13 07:40:28 +0000129void get_board_mem_timings(struct board_sdrc_timings *timings)
Tom Rini988a2352011-11-18 12:48:09 +0000130{
131 int pop_mfr, pop_id;
132
133 /*
134 * We need to identify what PoP memory is on the board so that
135 * we know what timings to use. To map the ID values please see
136 * nand_ids.c
137 */
138 identify_nand_chip(&pop_mfr, &pop_id);
139
140 if (pop_mfr == NAND_MFR_HYNIX && pop_id == 0xbc) {
141 /* 256MB DDR */
Peter Baradaedb5c2f2012-11-13 07:40:28 +0000142 timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
143 timings->ctrla = HYNIX_V_ACTIMA_200;
144 timings->ctrlb = HYNIX_V_ACTIMB_200;
Tom Rini988a2352011-11-18 12:48:09 +0000145 } else {
146 /* 128MB DDR */
Peter Baradaedb5c2f2012-11-13 07:40:28 +0000147 timings->mcfg = MICRON_V_MCFG_165(128 << 20);
148 timings->ctrla = MICRON_V_ACTIMA_165;
149 timings->ctrlb = MICRON_V_ACTIMB_165;
Tom Rini988a2352011-11-18 12:48:09 +0000150 }
Peter Baradaedb5c2f2012-11-13 07:40:28 +0000151 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
152 timings->mr = MICRON_V_MR_165;
Tom Rini988a2352011-11-18 12:48:09 +0000153}
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500154#endif /* CONFIG_SPL_BUILD */
155
156#if defined(CONFIG_USB_MUSB_OMAP2PLUS)
157static struct musb_hdrc_config musb_config = {
158 .multipoint = 1,
159 .dyn_fifo = 1,
160 .num_eps = 16,
161 .ram_bits = 12,
162};
163
164static struct omap_musb_board_data musb_board_data = {
165 .interface_type = MUSB_INTERFACE_ULPI,
166};
167
168static struct musb_hdrc_platform_data musb_plat = {
169#if defined(CONFIG_USB_MUSB_HOST)
170 .mode = MUSB_HOST,
171#elif defined(CONFIG_USB_MUSB_GADGET)
172 .mode = MUSB_PERIPHERAL,
173#else
174#error "Please define either CONFIG_USB_MUSB_HOST or CONFIG_USB_MUSB_GADGET"
175#endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
176 .config = &musb_config,
177 .power = 100,
178 .platform_ops = &omap2430_ops,
179 .board_data = &musb_board_data,
180};
181#endif /* CONFIG_USB_MUSB_OMAP2PLUS */
Tom Rini988a2352011-11-18 12:48:09 +0000182
Tom Rix558bb832009-04-01 22:02:20 -0500183/*
Dirk Behmebb732be2009-01-28 21:39:58 +0100184 * Routine: misc_init_r
185 * Description: Init ethernet (done here so udelay works)
Tom Rix558bb832009-04-01 22:02:20 -0500186 */
Dirk Behmebb732be2009-01-28 21:39:58 +0100187int misc_init_r(void)
188{
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500189 twl4030_power_init();
Dirk Behmebb732be2009-01-28 21:39:58 +0100190
Adam Ford49e96f22017-08-07 13:11:19 -0500191#ifdef CONFIG_SYS_I2C_OMAP24XX
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200192 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
Dirk Behmebb732be2009-01-28 21:39:58 +0100193#endif
194
195#if defined(CONFIG_CMD_NET)
196 setup_net_chip();
197#endif
Sanjeev Premi88105fb2010-11-04 16:02:32 -0400198 omap3_evm_get_revision();
Dirk Behmebb732be2009-01-28 21:39:58 +0100199
Sanjeev Premi5e09e442011-07-18 09:20:15 -0400200#if defined(CONFIG_CMD_NET)
201 reset_net_chip();
202#endif
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200203 omap_die_id_display();
Dirk Behme12dbcf62009-03-12 19:30:50 +0100204
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500205#if defined(CONFIG_USB_MUSB_OMAP2PLUS)
206 musb_register(&musb_plat, &musb_board_data, (void *)MUSB_BASE);
207#endif
208
209#if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET)
210 omap_die_id_usbethaddr();
211#endif
Dirk Behmebb732be2009-01-28 21:39:58 +0100212 return 0;
213}
214
Tom Rix558bb832009-04-01 22:02:20 -0500215/*
Dirk Behmebb732be2009-01-28 21:39:58 +0100216 * Routine: set_muxconf_regs
217 * Description: Setting up the configuration Mux registers specific to the
218 * hardware. Many pins need to be moved from protect to primary
219 * mode.
Tom Rix558bb832009-04-01 22:02:20 -0500220 */
Dirk Behmebb732be2009-01-28 21:39:58 +0100221void set_muxconf_regs(void)
222{
223 MUX_EVM();
224}
225
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500226#if defined(CONFIG_CMD_NET)
Tom Rix558bb832009-04-01 22:02:20 -0500227/*
Dirk Behmebb732be2009-01-28 21:39:58 +0100228 * Routine: setup_net_chip
229 * Description: Setting up the configuration GPMC registers specific to the
230 * Ethernet hardware.
Tom Rix558bb832009-04-01 22:02:20 -0500231 */
Dirk Behmebb732be2009-01-28 21:39:58 +0100232static void setup_net_chip(void)
233{
Dirk Behmedc7af202009-08-08 09:30:21 +0200234 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Dirk Behmebb732be2009-01-28 21:39:58 +0100235
236 /* Configure GPMC registers */
Dirk Behmea4becd62009-08-08 09:30:22 +0200237 writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
238 writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
239 writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
240 writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
241 writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
242 writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
243 writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
Dirk Behmebb732be2009-01-28 21:39:58 +0100244
245 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
246 writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
247 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
248 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
249 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
250 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
251 &ctrl_base->gpmc_nadv_ale);
Sanjeev Premi5e09e442011-07-18 09:20:15 -0400252}
253
254/**
255 * Reset the ethernet chip.
256 */
257static void reset_net_chip(void)
258{
Sriramakrishnan0f188c32011-07-18 09:21:55 -0400259 int ret;
260 int rst_gpio;
261
262 if (get_omap3_evm_rev() == OMAP3EVM_BOARD_GEN_1) {
263 rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN1;
264 } else {
265 rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN2;
266 }
Dirk Behmebb732be2009-01-28 21:39:58 +0100267
Sanjeev Premi7b3dc822011-09-08 10:51:01 -0400268 ret = gpio_request(rst_gpio, "");
Sriramakrishnan0f188c32011-07-18 09:21:55 -0400269 if (ret < 0) {
270 printf("Unable to get GPIO %d\n", rst_gpio);
271 return ;
272 }
Dirk Behmebb732be2009-01-28 21:39:58 +0100273
Sriramakrishnan0f188c32011-07-18 09:21:55 -0400274 /* Configure as output */
Sanjeev Premi7b3dc822011-09-08 10:51:01 -0400275 gpio_direction_output(rst_gpio, 0);
Sriramakrishnan0f188c32011-07-18 09:21:55 -0400276
277 /* Send a pulse on the GPIO pin */
Sanjeev Premi7b3dc822011-09-08 10:51:01 -0400278 gpio_set_value(rst_gpio, 1);
Dirk Behmebb732be2009-01-28 21:39:58 +0100279 udelay(1);
Sanjeev Premi7b3dc822011-09-08 10:51:01 -0400280 gpio_set_value(rst_gpio, 0);
Dirk Behmebb732be2009-01-28 21:39:58 +0100281 udelay(1);
Sanjeev Premi7b3dc822011-09-08 10:51:01 -0400282 gpio_set_value(rst_gpio, 1);
Dirk Behmebb732be2009-01-28 21:39:58 +0100283}
Ben Warrenfbfdd3a2009-07-20 22:01:11 -0700284
285int board_eth_init(bd_t *bis)
286{
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500287#if defined(CONFIG_SMC911X)
Derald D. Woodsad147bf2017-12-16 14:14:50 -0600288 env_set("ethaddr", NULL);
289 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
290#else
291 return 0;
292#endif
Ben Warrenfbfdd3a2009-07-20 22:01:11 -0700293}
Sanjeev Premi654e3ce2011-07-18 09:23:00 -0400294#endif /* CONFIG_CMD_NET */
Vaibhav Hiremath4fdf2b72011-09-03 21:42:35 -0400295
Masahiro Yamada0a780172017-05-09 20:31:39 +0900296#if defined(CONFIG_MMC)
Vaibhav Hiremath4fdf2b72011-09-03 21:42:35 -0400297int board_mmc_init(bd_t *bis)
298{
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000299 return omap_mmc_init(0, 0, 0, -1, -1);
Vaibhav Hiremath4fdf2b72011-09-03 21:42:35 -0400300}
Paul Kocialkowski69559892014-11-08 20:55:47 +0100301
Paul Kocialkowski69559892014-11-08 20:55:47 +0100302void board_mmc_power_init(void)
303{
304 twl4030_power_mmc_init(0);
305}
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500306#endif /* CONFIG_MMC */
307
Derald D. Woods1b01bf92017-08-06 00:00:21 -0500308#if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET) && !defined(CONFIG_CMD_NET)
309int board_eth_init(bd_t *bis)
310{
311 return usb_eth_initialize(bis);
312}
313#endif /* CONFIG_USB_ETHER */