blob: 55eb84cb8e7e2ecea121e2b1c6c6ed3d927388a8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasutf7c752c2011-11-08 23:18:15 +00002/*
3 * Freescale i.MX28 APBH DMA
4 *
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
7 *
8 * Based on code from LTIB:
9 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Peng Fan128abf42020-05-04 22:09:00 +080010 * Copyright 2020 NXP
Marek Vasutf7c752c2011-11-08 23:18:15 +000011 */
12
13#ifndef __DMA_H__
14#define __DMA_H__
15
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
Marek Vasutf7c752c2011-11-08 23:18:15 +000017#include <linux/list.h>
Marek Vasutf16c8e62012-08-21 16:17:25 +000018#include <linux/compiler.h>
Marek Vasutf7c752c2011-11-08 23:18:15 +000019
Simon Glass6032f452017-01-23 13:31:18 -070020#define DMA_PIO_WORDS 15
Peng Fan40c13ce2015-05-20 10:28:48 +080021#define MXS_DMA_ALIGNMENT ARCH_DMA_MINALIGN
Marek Vasutf7c752c2011-11-08 23:18:15 +000022
23/*
24 * MXS DMA channels
25 */
Marek Vasuteadf3372013-02-23 02:42:58 +000026#if defined(CONFIG_MX23)
27enum {
28 MXS_DMA_CHANNEL_AHB_APBH_LCDIF = 0,
29 MXS_DMA_CHANNEL_AHB_APBH_SSP0,
30 MXS_DMA_CHANNEL_AHB_APBH_SSP1,
31 MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
32 MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
33 MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
34 MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
35 MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
36 MXS_MAX_DMA_CHANNELS,
37};
38#elif defined(CONFIG_MX28)
Marek Vasutf7c752c2011-11-08 23:18:15 +000039enum {
40 MXS_DMA_CHANNEL_AHB_APBH_SSP0 = 0,
41 MXS_DMA_CHANNEL_AHB_APBH_SSP1,
42 MXS_DMA_CHANNEL_AHB_APBH_SSP2,
43 MXS_DMA_CHANNEL_AHB_APBH_SSP3,
44 MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
45 MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
46 MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
47 MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
48 MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
49 MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
50 MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
51 MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
Marek Vasuteadf3372013-02-23 02:42:58 +000052 MXS_DMA_CHANNEL_AHB_APBH_HSADC,
53 MXS_DMA_CHANNEL_AHB_APBH_LCDIF,
54 MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
55 MXS_DMA_CHANNEL_AHB_APBH_RESERVED1,
Marek Vasutf7c752c2011-11-08 23:18:15 +000056 MXS_MAX_DMA_CHANNELS,
57};
Peng Fan128abf42020-05-04 22:09:00 +080058#else
Stefan Roese412e0462013-04-09 21:06:09 +000059enum {
60 MXS_DMA_CHANNEL_AHB_APBH_GPMI0 = 0,
61 MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
62 MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
63 MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
64 MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
65 MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
66 MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
67 MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
68 MXS_MAX_DMA_CHANNELS,
69};
Marek Vasuteadf3372013-02-23 02:42:58 +000070#endif
Marek Vasutf7c752c2011-11-08 23:18:15 +000071
72/*
73 * MXS DMA hardware command.
74 *
75 * This structure describes the in-memory layout of an entire DMA command,
76 * including space for the maximum number of PIO accesses. See the appropriate
77 * reference manual for a detailed description of what these fields mean to the
78 * DMA hardware.
79 */
80#define MXS_DMA_DESC_COMMAND_MASK 0x3
81#define MXS_DMA_DESC_COMMAND_OFFSET 0
82#define MXS_DMA_DESC_COMMAND_NO_DMAXFER 0x0
83#define MXS_DMA_DESC_COMMAND_DMA_WRITE 0x1
84#define MXS_DMA_DESC_COMMAND_DMA_READ 0x2
85#define MXS_DMA_DESC_COMMAND_DMA_SENSE 0x3
86#define MXS_DMA_DESC_CHAIN (1 << 2)
87#define MXS_DMA_DESC_IRQ (1 << 3)
88#define MXS_DMA_DESC_NAND_LOCK (1 << 4)
89#define MXS_DMA_DESC_NAND_WAIT_4_READY (1 << 5)
90#define MXS_DMA_DESC_DEC_SEM (1 << 6)
91#define MXS_DMA_DESC_WAIT4END (1 << 7)
92#define MXS_DMA_DESC_HALT_ON_TERMINATE (1 << 8)
93#define MXS_DMA_DESC_TERMINATE_FLUSH (1 << 9)
94#define MXS_DMA_DESC_PIO_WORDS_MASK (0xf << 12)
95#define MXS_DMA_DESC_PIO_WORDS_OFFSET 12
96#define MXS_DMA_DESC_BYTES_MASK (0xffff << 16)
97#define MXS_DMA_DESC_BYTES_OFFSET 16
98
99struct mxs_dma_cmd {
Peng Fan128abf42020-05-04 22:09:00 +0800100 u32 next;
101 u32 data;
Marek Vasutf7c752c2011-11-08 23:18:15 +0000102 union {
Peng Fan128abf42020-05-04 22:09:00 +0800103 u32 address;
104 u32 alternate;
Marek Vasutf7c752c2011-11-08 23:18:15 +0000105 };
Peng Fan128abf42020-05-04 22:09:00 +0800106 u32 pio_words[DMA_PIO_WORDS];
Marek Vasutf7c752c2011-11-08 23:18:15 +0000107};
108
109/*
110 * MXS DMA command descriptor.
111 *
112 * This structure incorporates an MXS DMA hardware command structure, along
113 * with metadata.
114 */
115#define MXS_DMA_DESC_FIRST (1 << 0)
116#define MXS_DMA_DESC_LAST (1 << 1)
117#define MXS_DMA_DESC_READY (1 << 31)
118
119struct mxs_dma_desc {
120 struct mxs_dma_cmd cmd;
121 unsigned int flags;
Peng Fan128abf42020-05-04 22:09:00 +0800122 u32 address;
Marek Vasutf7c752c2011-11-08 23:18:15 +0000123 void *buffer;
124 struct list_head node;
Marek Vasutf16c8e62012-08-21 16:17:25 +0000125} __aligned(MXS_DMA_ALIGNMENT);
Marek Vasutf7c752c2011-11-08 23:18:15 +0000126
127/**
128 * MXS DMA channel
129 *
130 * This structure represents a single DMA channel. The MXS platform code
131 * maintains an array of these structures to represent every DMA channel in the
132 * system (see mxs_dma_channels).
133 */
134#define MXS_DMA_FLAGS_IDLE 0
135#define MXS_DMA_FLAGS_BUSY (1 << 0)
136#define MXS_DMA_FLAGS_FREE 0
137#define MXS_DMA_FLAGS_ALLOCATED (1 << 16)
138#define MXS_DMA_FLAGS_VALID (1 << 31)
139
140struct mxs_dma_chan {
141 const char *name;
142 unsigned long dev;
143 struct mxs_dma_device *dma;
144 unsigned int flags;
145 unsigned int active_num;
146 unsigned int pending_num;
147 struct list_head active;
148 struct list_head done;
149};
150
Marek Vasutf7c752c2011-11-08 23:18:15 +0000151struct mxs_dma_desc *mxs_dma_desc_alloc(void);
152void mxs_dma_desc_free(struct mxs_dma_desc *);
Marek Vasutf7c752c2011-11-08 23:18:15 +0000153int mxs_dma_desc_append(int channel, struct mxs_dma_desc *pdesc);
154
Marek Vasutf7c752c2011-11-08 23:18:15 +0000155int mxs_dma_go(int chan);
Marek Vasut93541b42012-04-08 17:34:46 +0000156void mxs_dma_init(void);
157int mxs_dma_init_channel(int chan);
158int mxs_dma_release(int chan);
Marek Vasutf7c752c2011-11-08 23:18:15 +0000159
Marek Vasut42917802013-07-30 23:37:51 +0200160void mxs_dma_circ_start(int chan, struct mxs_dma_desc *pdesc);
161
Marek Vasutf7c752c2011-11-08 23:18:15 +0000162#endif /* __DMA_H__ */