blob: 8a7447dcd3d73d773b86921b691a76a18b540c32 [file] [log] [blame]
wdenk9b7f3842003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk9b7f3842003-10-09 20:09:04 +00006 */
7
8/*
9 * This file contains the configuration parameters for the dbau1x00 board.
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
wdenk9b7f3842003-10-09 20:09:04 +000015#define CONFIG_DBAU1X00 1
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090016#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
wdenk9b7f3842003-10-09 20:09:04 +000017
Daniel Schwierzeck2bc7eeb2014-11-15 23:30:01 +010018#define CONFIG_SYS_GENERIC_BOARD
19#define CONFIG_DISPLAY_BOARDINFO
20
wdenk4ea537d2003-12-07 18:32:37 +000021#ifdef CONFIG_DBAU1000
wdenk9b7f3842003-10-09 20:09:04 +000022/* Also known as Merlot */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090023#define CONFIG_SOC_AU1000 1
wdenk4ea537d2003-12-07 18:32:37 +000024#else
25#ifdef CONFIG_DBAU1100
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090026#define CONFIG_SOC_AU1100 1
wdenk4ea537d2003-12-07 18:32:37 +000027#else
28#ifdef CONFIG_DBAU1500
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090029#define CONFIG_SOC_AU1500 1
wdenk1ebf41e2004-01-02 14:00:00 +000030#else
wdenk96c7a8c2005-01-09 22:28:56 +000031#ifdef CONFIG_DBAU1550
32/* Cabernet */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090033#define CONFIG_SOC_AU1550 1
wdenk96c7a8c2005-01-09 22:28:56 +000034#else
wdenk4ea537d2003-12-07 18:32:37 +000035#error "No valid board set"
36#endif
37#endif
38#endif
wdenk96c7a8c2005-01-09 22:28:56 +000039#endif
wdenk9b7f3842003-10-09 20:09:04 +000040
wdenk1ebf41e2004-01-02 14:00:00 +000041#define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
wdenk9b7f3842003-10-09 20:09:04 +000042
43#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
44
45#define CONFIG_BAUDRATE 115200
46
47/* valid baudrates */
wdenk9b7f3842003-10-09 20:09:04 +000048
49#define CONFIG_TIMESTAMP /* Print image info with timestamp */
50#undef CONFIG_BOOTARGS
51
52#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010053 "addmisc=setenv bootargs ${bootargs} " \
54 "console=ttyS0,${baudrate} " \
wdenk9b7f3842003-10-09 20:09:04 +000055 "panic=1\0" \
56 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010057 "load=tftp 80500000 ${u-boot}\0" \
wdenk9b7f3842003-10-09 20:09:04 +000058 ""
wdenk96c7a8c2005-01-09 22:28:56 +000059
60#ifdef CONFIG_DBAU1550
61/* Boot from flash by default, revert to bootp */
62#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000063#else /* CONFIG_DBAU1550 */
Heiko Schocher65d4f8b2006-04-11 14:53:29 +020064#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000065#endif /* CONFIG_DBAU1550 */
66
Jon Loeligerb15a23b2007-07-04 22:32:03 -050067
68/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050069 * BOOTP options
70 */
71#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75
76
77/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -050078 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81
82#undef CONFIG_CMD_BDI
83#undef CONFIG_CMD_BEDBUG
84#undef CONFIG_CMD_ELF
Mike Frysinger78dcaf42009-01-28 19:08:14 -050085#undef CONFIG_CMD_SAVEENV
Jon Loeligerb15a23b2007-07-04 22:32:03 -050086#undef CONFIG_CMD_FAT
87#undef CONFIG_CMD_FPGA
88#undef CONFIG_CMD_MII
89#undef CONFIG_CMD_RUN
90
91
92#ifdef CONFIG_DBAU1550
93
94#define CONFIG_CMD_FLASH
95#define CONFIG_CMD_LOADB
96#define CONFIG_CMD_NET
97
98#undef CONFIG_CMD_I2C
99#undef CONFIG_CMD_IDE
100#undef CONFIG_CMD_NFS
101#undef CONFIG_CMD_PCMCIA
102
103#else
104
105#define CONFIG_CMD_IDE
106#define CONFIG_CMD_DHCP
107
108#undef CONFIG_CMD_FLASH
109#undef CONFIG_CMD_LOADB
110#undef CONFIG_CMD_LOADS
111
112#endif
113
wdenk9b7f3842003-10-09 20:09:04 +0000114
115/*
116 * Miscellaneous configurable options
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk96c7a8c2005-01-09 22:28:56 +0000119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_PROMPT "DbAu1xx0 # " /* Monitor Command Prompt */
wdenk96c7a8c2005-01-09 22:28:56 +0000121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args*/
wdenk9b7f3842003-10-09 20:09:04 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_MALLOC_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +0000129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MHZ 396
wdenk96c7a8c2005-01-09 22:28:56 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#if (CONFIG_SYS_MHZ % 12) != 0
wdenk96c7a8c2005-01-09 22:28:56 +0000133#error "Invalid CPU frequency - must be multiple of 12!"
134#endif
135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashi5d374e02008-06-05 22:29:00 +0900137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
wdenk9b7f3842003-10-09 20:09:04 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
wdenk9b7f3842003-10-09 20:09:04 +0000141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_MEMTEST_START 0x80100000
143#define CONFIG_SYS_MEMTEST_END 0x80800000
wdenk9b7f3842003-10-09 20:09:04 +0000144
145/*-----------------------------------------------------------------------
146 * FLASH and environment organization
147 */
wdenk96c7a8c2005-01-09 22:28:56 +0000148#ifdef CONFIG_DBAU1550
149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
151#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
wdenk96c7a8c2005-01-09 22:28:56 +0000152
153#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
154#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
155
wdenk96c7a8c2005-01-09 22:28:56 +0000156#else /* CONFIG_DBAU1550 */
157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
wdenk9b7f3842003-10-09 20:09:04 +0000160
161#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
162#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
163
wdenk96c7a8c2005-01-09 22:28:56 +0000164#endif /* CONFIG_DBAU1550 */
165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
Heiko Schocher65d4f8b2006-04-11 14:53:29 +0200167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200169#define CONFIG_FLASH_CFI_DRIVER 1
wdenk96c7a8c2005-01-09 22:28:56 +0000170
wdenk9b7f3842003-10-09 20:09:04 +0000171/* The following #defines are needed to get flash environment right */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200172#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_MONITOR_LEN (192 << 10)
wdenk9b7f3842003-10-09 20:09:04 +0000174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
wdenk9b7f3842003-10-09 20:09:04 +0000176
177/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
wdenk9b7f3842003-10-09 20:09:04 +0000179
180/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
182#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk9b7f3842003-10-09 20:09:04 +0000183
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200184#define CONFIG_ENV_IS_NOWHERE 1
wdenk9b7f3842003-10-09 20:09:04 +0000185
186/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200187#define CONFIG_ENV_ADDR 0xB0030000
188#define CONFIG_ENV_SIZE 0x10000
wdenk9b7f3842003-10-09 20:09:04 +0000189
190#define CONFIG_FLASH_16BIT
191
192#define CONFIG_NR_DRAM_BANKS 2
193
wdenk9b7f3842003-10-09 20:09:04 +0000194
wdenk96c7a8c2005-01-09 22:28:56 +0000195#ifdef CONFIG_DBAU1550
196#define MEM_SIZE 192
197#else
198#define MEM_SIZE 64
199#endif
200
wdenk9b7f3842003-10-09 20:09:04 +0000201#define CONFIG_MEMSIZE_IN_BYTES
202
wdenk96c7a8c2005-01-09 22:28:56 +0000203#ifndef CONFIG_DBAU1550
wdenk9b7f3842003-10-09 20:09:04 +0000204/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
206#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
wdenk9b7f3842003-10-09 20:09:04 +0000207#define CONFIG_PCMCIA_SLOT_A
208
209#define CONFIG_ATAPI 1
210#define CONFIG_MAC_PARTITION 1
211
212/* We run CF in "true ide" mode or a harddrive via pcmcia */
213#define CONFIG_IDE_PCMCIA 1
214
215/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
217#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk9b7f3842003-10-09 20:09:04 +0000218
219#undef CONFIG_IDE_LED /* LED for ide not supported */
220#undef CONFIG_IDE_RESET /* reset for ide not supported */
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9b7f3842003-10-09 20:09:04 +0000223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk9b7f3842003-10-09 20:09:04 +0000225
wdenk1ebf41e2004-01-02 14:00:00 +0000226/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_ATA_DATA_OFFSET 8
wdenk9b7f3842003-10-09 20:09:04 +0000228
229/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_ATA_REG_OFFSET 0
wdenk9b7f3842003-10-09 20:09:04 +0000231
232/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk96c7a8c2005-01-09 22:28:56 +0000234#endif /* CONFIG_DBAU1550 */
wdenk9b7f3842003-10-09 20:09:04 +0000235
236/*-----------------------------------------------------------------------
237 * Cache Configuration
238 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_DCACHE_SIZE 16384
240#define CONFIG_SYS_ICACHE_SIZE 16384
241#define CONFIG_SYS_CACHELINE_SIZE 32
wdenk9b7f3842003-10-09 20:09:04 +0000242
wdenk9b7f3842003-10-09 20:09:04 +0000243#endif /* __CONFIG_H */