blob: e1e2e0d09497e664a00778329edc608a3ebe87e1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00002/*
3 * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00004 */
5
6#include <common.h>
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +02007#include <dm.h>
8#include <ns16550.h>
9#include <dm/platform_data/lpc32xx_hsuart.h>
10
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000011#include <asm/arch/clk.h>
12#include <asm/arch/uart.h>
Albert ARIBAUD \(3ADEV\)24bfa9d2015-03-31 11:40:47 +020013#include <asm/arch/mux.h>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000014#include <asm/io.h>
15
16static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
17static struct uart_ctrl_regs *ctrl = (struct uart_ctrl_regs *)UART_CTRL_BASE;
Albert ARIBAUD \(3ADEV\)24bfa9d2015-03-31 11:40:47 +020018static struct mux_regs *mux = (struct mux_regs *)MUX_BASE;
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000019
20void lpc32xx_uart_init(unsigned int uart_id)
21{
22 if (uart_id < 1 || uart_id > 7)
23 return;
24
25 /* Disable loopback mode, if it is set by S1L bootloader */
26 clrbits_le32(&ctrl->loop,
27 UART_LOOPBACK(CONFIG_SYS_LPC32XX_UART));
28
29 if (uart_id < 3 || uart_id > 6)
30 return;
31
32 /* Enable UART system clock */
33 setbits_le32(&clk->uartclk_ctrl, CLK_UART(uart_id));
34
35 /* Set UART into autoclock mode */
36 clrsetbits_le32(&ctrl->clkmode,
37 UART_CLKMODE_MASK(uart_id),
38 UART_CLKMODE_AUTO(uart_id));
39
40 /* Bypass pre-divider of UART clock */
41 writel(CLK_UART_X_DIV(1) | CLK_UART_Y_DIV(1),
42 &clk->u3clk + (uart_id - 3));
43}
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020044
Vladimir Zapolskiy45e3fd92015-12-19 23:29:26 +020045#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb75b15b2020-12-03 16:55:23 -070046static const struct ns16550_plat lpc32xx_uart[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010047 { .base = UART3_BASE, .reg_shift = 2,
48 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
49 { .base = UART4_BASE, .reg_shift = 2,
50 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
51 { .base = UART5_BASE, .reg_shift = 2,
52 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
53 { .base = UART6_BASE, .reg_shift = 2,
54 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020055};
56
57#if defined(CONFIG_LPC32XX_HSUART)
Simon Glassb75b15b2020-12-03 16:55:23 -070058static const struct lpc32xx_hsuart_plat lpc32xx_hsuart[] = {
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020059 { HS_UART1_BASE, },
60 { HS_UART2_BASE, },
61 { HS_UART7_BASE, },
62};
63#endif
64
Simon Glass1d8364a2020-12-28 20:34:54 -070065U_BOOT_DRVINFOS(lpc32xx_uarts) = {
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020066#if defined(CONFIG_LPC32XX_HSUART)
67 { "lpc32xx_hsuart", &lpc32xx_hsuart[0], },
68 { "lpc32xx_hsuart", &lpc32xx_hsuart[1], },
69#endif
70 { "ns16550_serial", &lpc32xx_uart[0], },
71 { "ns16550_serial", &lpc32xx_uart[1], },
72 { "ns16550_serial", &lpc32xx_uart[2], },
73 { "ns16550_serial", &lpc32xx_uart[3], },
74#if defined(CONFIG_LPC32XX_HSUART)
75 { "lpc32xx_hsuart", &lpc32xx_hsuart[2], },
76#endif
77};
78#endif
79
Sylvain Lemieux90a837f2015-08-10 08:16:31 -040080void lpc32xx_dma_init(void)
81{
82 /* Enable DMA interface */
Vladimir Zapolskiyb7f8ed22015-08-27 03:16:48 +030083 writel(CLK_DMA_ENABLE, &clk->dmaclk_ctrl);
Sylvain Lemieux90a837f2015-08-10 08:16:31 -040084}
85
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020086void lpc32xx_mac_init(void)
87{
88 /* Enable MAC interface */
89 writel(CLK_MAC_REG | CLK_MAC_SLAVE | CLK_MAC_MASTER
Vladimir Zapolskiy8bffd712015-07-06 07:22:11 +030090#if defined(CONFIG_RMII)
91 | CLK_MAC_RMII,
92#else
93 | CLK_MAC_MII,
94#endif
95 &clk->macclk_ctrl);
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020096}
Albert ARIBAUD \(3ADEV\)7c97f702015-03-31 11:40:44 +020097
98void lpc32xx_mlc_nand_init(void)
99{
100 /* Enable NAND interface */
101 writel(CLK_NAND_MLC | CLK_NAND_MLC_INT, &clk->flashclk_ctrl);
102}
Albert ARIBAUD \(3ADEV\)b23324c2015-03-31 11:40:45 +0200103
Vladimir Zapolskiy78f04f02015-07-18 03:07:52 +0300104void lpc32xx_slc_nand_init(void)
105{
106 /* Enable SLC NAND interface */
107 writel(CLK_NAND_SLC | CLK_NAND_SLC_SELECT, &clk->flashclk_ctrl);
108}
109
Sylvain Lemieux890cc772015-08-13 15:40:22 -0400110void lpc32xx_usb_init(void)
111{
112 /* Do not route the UART 5 Tx/Rx pins to the USB D+ and USB D- pins. */
113 clrbits_le32(&ctrl->ctrl, UART_CTRL_UART5_USB_MODE);
114}
115
Albert ARIBAUD \(3ADEV\)b23324c2015-03-31 11:40:45 +0200116void lpc32xx_i2c_init(unsigned int devnum)
117{
118 /* Enable I2C interface */
119 uint32_t ctrl = readl(&clk->i2cclk_ctrl);
120 if (devnum == 1)
121 ctrl |= CLK_I2C1_ENABLE;
122 if (devnum == 2)
123 ctrl |= CLK_I2C2_ENABLE;
124 writel(ctrl, &clk->i2cclk_ctrl);
125}
Albert ARIBAUD \(3ADEV\)eb135ad2015-03-31 11:40:46 +0200126
Simon Glass1d8364a2020-12-28 20:34:54 -0700127U_BOOT_DRVINFO(lpc32xx_gpios) = {
Albert ARIBAUD \(3ADEV\)eb135ad2015-03-31 11:40:46 +0200128 .name = "gpio_lpc32xx"
129};
Albert ARIBAUD \(3ADEV\)24bfa9d2015-03-31 11:40:47 +0200130
131/* Mux for SCK0, MISO0, MOSI0. We do not use SSEL0. */
132
133#define P_MUX_SET_SSP0 0x1600
134
135void lpc32xx_ssp_init(void)
136{
137 /* Enable SSP0 interface */
138 writel(CLK_SSP0_ENABLE_CLOCK, &clk->ssp_ctrl);
139 /* Mux SSP0 pins */
140 writel(P_MUX_SET_SSP0, &mux->p_mux_set);
141}