blob: 067d4f725d84fe6c5dbba3802795269f4265e575 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanddf89f92014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang912b3812016-07-21 18:09:39 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
Gong Qianyu52de2e52015-10-26 19:47:42 +080012#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080013
Tang Yuantian8b160bc2015-05-14 17:20:28 +080014#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080015
Wang Huanddf89f92014-09-05 13:52:45 +080016#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
17#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
18
Wang Huanddf89f92014-09-05 13:52:45 +080019#define CONFIG_SYS_CLK_FREQ 100000000
Wang Huanddf89f92014-09-05 13:52:45 +080020
York Sun1006cad2015-04-29 10:35:35 -070021#define DDR_SDRAM_CFG 0x470c0008
22#define DDR_CS0_BNDS 0x008000bf
23#define DDR_CS0_CONFIG 0x80014302
24#define DDR_TIMING_CFG_0 0x50550004
25#define DDR_TIMING_CFG_1 0xbcb38c56
26#define DDR_TIMING_CFG_2 0x0040d120
27#define DDR_TIMING_CFG_3 0x010e1000
28#define DDR_TIMING_CFG_4 0x00000001
29#define DDR_TIMING_CFG_5 0x03401400
30#define DDR_SDRAM_CFG_2 0x00401010
31#define DDR_SDRAM_MODE 0x00061c60
32#define DDR_SDRAM_MODE_2 0x00180000
33#define DDR_SDRAM_INTERVAL 0x18600618
34#define DDR_DDR_WRLVL_CNTL 0x8655f605
35#define DDR_DDR_WRLVL_CNTL_2 0x05060607
36#define DDR_DDR_WRLVL_CNTL_3 0x05050505
37#define DDR_DDR_CDR1 0x80040000
38#define DDR_DDR_CDR2 0x00000001
39#define DDR_SDRAM_CLK_CNTL 0x02000000
40#define DDR_DDR_ZQ_CNTL 0x89080600
41#define DDR_CS0_CONFIG_2 0
42#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080043#define SDRAM_CFG2_D_INIT 0x00000010
44#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
45#define SDRAM_CFG2_FRC_SR 0x80000000
46#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070047
Alison Wang948c6092014-12-03 15:00:48 +080048#ifdef CONFIG_SD_BOOT
Udit Agarwal22ec2382019-11-07 16:11:32 +000049#ifdef CONFIG_NXP_ESBC
Sumit Garge2ca9432016-06-14 13:52:40 -040050/*
51 * HDR would be appended at end of image and copied to DDR along
52 * with U-Boot image.
53 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020054#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +000055#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang948c6092014-12-03 15:00:48 +080056
Alison Wang948c6092014-12-03 15:00:48 +080057#define CONFIG_SPL_MAX_SIZE 0x1a000
58#define CONFIG_SPL_STACK 0x1001d000
59#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080060
Tang Yuantian8b160bc2015-05-14 17:20:28 +080061#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
62 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080063#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
64#define CONFIG_SPL_BSS_START_ADDR 0x80100000
65#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040066
67#ifdef CONFIG_U_BOOT_HDR_SIZE
68/*
69 * HDR would be appended at end of image and copied to DDR along
70 * with U-Boot image. Here u-boot max. size is 512K. So if binary
71 * size increases then increase this size in case of secure boot as
72 * it uses raw u-boot image instead of fit image.
73 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053074#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040075#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053076#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040077#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080078#endif
79
Wang Huanddf89f92014-09-05 13:52:45 +080080#define PHYS_SDRAM 0x80000000
81#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
82
83#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
84#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
85
Alison Wangd6be97b2019-03-06 14:49:14 +080086#define CONFIG_CHIP_SELECTS_PER_CTRL 4
87
Wang Huanddf89f92014-09-05 13:52:45 +080088/*
89 * IFC Definitions
90 */
Alison Wangdd45cc52015-10-15 17:54:40 +080091#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +080092#define CONFIG_FSL_IFC
93#define CONFIG_SYS_FLASH_BASE 0x60000000
94#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
95
96#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
97#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
98 CSPR_PORT_SIZE_16 | \
99 CSPR_MSEL_NOR | \
100 CSPR_V)
101#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
102
103/* NOR Flash Timing Params */
104#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
105 CSOR_NOR_TRHZ_80)
106#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
107 FTIM0_NOR_TEADC(0x5) | \
108 FTIM0_NOR_TAVDS(0x0) | \
109 FTIM0_NOR_TEAHC(0x5))
110#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
111 FTIM1_NOR_TRAD_NOR(0x1A) | \
112 FTIM1_NOR_TSEQRAD_NOR(0x13))
113#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
114 FTIM2_NOR_TCH(0x4) | \
115 FTIM2_NOR_TWP(0x1c) | \
116 FTIM2_NOR_TWPH(0x0e))
117#define CONFIG_SYS_NOR_FTIM3 0
118
Wang Huanddf89f92014-09-05 13:52:45 +0800119#define CONFIG_SYS_FLASH_QUIET_TEST
120#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
121
122#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
123#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
124#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
125#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
126
127#define CONFIG_SYS_FLASH_EMPTY_INFO
128#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
129
130#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800131#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800132#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800133
134/* CPLD */
135
136#define CONFIG_SYS_CPLD_BASE 0x7fb00000
137#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
138
139#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
140#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
141 CSPR_PORT_SIZE_8 | \
142 CSPR_MSEL_GPCM | \
143 CSPR_V)
144#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
145#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
146 CSOR_NOR_NOR_MODE_AVD_NOR | \
147 CSOR_NOR_TRHZ_80)
148
149/* CPLD Timing parameters for IFC GPCM */
150#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
151 FTIM0_GPCM_TEADC(0xf) | \
152 FTIM0_GPCM_TEAHC(0xf))
153#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
154 FTIM1_GPCM_TRAD(0x3f))
155#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
156 FTIM2_GPCM_TCH(0xf) | \
157 FTIM2_GPCM_TWP(0xff))
158#define CONFIG_SYS_FPGA_FTIM3 0x0
159#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
160#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
161#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
162#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
163#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
164#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
165#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
166#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
167#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
168#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
169#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
170#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
171#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
172#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
173#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
174#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
175
176/*
177 * Serial Port
178 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800179#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800180#define CONFIG_LPUART_32B_REG
181#else
Wang Huanddf89f92014-09-05 13:52:45 +0800182#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800183#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800184#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800185#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800186#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800187#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800188
Wang Huanddf89f92014-09-05 13:52:45 +0800189/*
190 * I2C
191 */
Wang Huanddf89f92014-09-05 13:52:45 +0800192
Biwen Lie5bd7132021-02-05 19:02:02 +0800193/* GPIO */
194#ifdef CONFIG_DM_GPIO
195#ifndef CONFIG_MPC8XXX_GPIO
196#define CONFIG_MPC8XXX_GPIO
197#endif
198#endif
199
Alison Wangaf276f42014-10-17 15:26:35 +0800200/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800201#define CONFIG_SYS_I2C_EEPROM_NXID
202#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wangaf276f42014-10-17 15:26:35 +0800203
Wang Huanddf89f92014-09-05 13:52:45 +0800204/*
205 * MMC
206 */
Wang Huanddf89f92014-09-05 13:52:45 +0800207
208/*
Wang Huan92072192014-09-05 13:52:50 +0800209 * Video
210 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530211#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800212#define CONFIG_VIDEO_LOGO
213#define CONFIG_VIDEO_BMP_LOGO
214
215#define CONFIG_FSL_DCU_SII9022A
216#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
217#define CONFIG_SYS_I2C_DVI_ADDR 0x39
218#endif
219
220/*
Wang Huanddf89f92014-09-05 13:52:45 +0800221 * eTSEC
222 */
Wang Huanddf89f92014-09-05 13:52:45 +0800223
224#ifdef CONFIG_TSEC_ENET
Bin Meng19c04602019-07-19 00:29:59 +0300225#define CONFIG_ETHPRIME "ethernet@2d10000"
Wang Huanddf89f92014-09-05 13:52:45 +0800226#endif
227
Minghuan Liana4d6b612014-10-31 13:43:44 +0800228/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400229#define CONFIG_PCIE1 /* PCIE controller 1 */
230#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800231
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800232#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800233#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800234#endif
235
Xiubo Li563e3ce2014-11-21 17:40:57 +0800236#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800237#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800238#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000239#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800240
Wang Huanddf89f92014-09-05 13:52:45 +0800241#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800242#define HWCONFIG_BUFFER_SIZE 256
243
244#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800245
Alison Wanga999c9d2017-05-26 15:46:15 +0800246#define BOOT_TARGET_DEVICES(func) \
247 func(MMC, mmc, 0) \
Yunfeng Ding0c1d95e2019-02-19 14:44:04 +0800248 func(USB, usb, 0) \
249 func(DHCP, dhcp, na)
Alison Wanga999c9d2017-05-26 15:46:15 +0800250#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800251
Alison Wang2a397ce2015-01-04 15:30:59 +0800252#ifdef CONFIG_LPUART
253#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800254 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
255 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800256 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800257 "fdt_addr=0x64f00000\0" \
258 "kernel_addr=0x65000000\0" \
259 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530260 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800261 "fdtheader_addr_r=0x80100000\0" \
262 "kernelheader_addr_r=0x80200000\0" \
263 "kernel_addr_r=0x81000000\0" \
264 "fdt_addr_r=0x90000000\0" \
265 "ramdisk_addr_r=0xa0000000\0" \
266 "load_addr=0xa0000000\0" \
267 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800268 "kernel_addr_sd=0x8000\0" \
269 "kernel_size_sd=0x14000\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000270 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800271 BOOTENV \
272 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530273 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800274 "scan_dev_for_boot_part=" \
275 "part list ${devtype} ${devnum} devplist; " \
276 "env exists devplist || setenv devplist 1; " \
277 "for distro_bootpart in ${devplist}; do " \
278 "if fstype ${devtype} " \
279 "${devnum}:${distro_bootpart} " \
280 "bootfstype; then " \
281 "run scan_dev_for_boot; " \
282 "fi; " \
283 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530284 "scan_dev_for_boot=" \
285 "echo Scanning ${devtype} " \
286 "${devnum}:${distro_bootpart}...; " \
287 "for prefix in ${boot_prefixes}; do " \
288 "run scan_dev_for_scripts; " \
289 "done;" \
290 "\0" \
291 "boot_a_script=" \
292 "load ${devtype} ${devnum}:${distro_bootpart} " \
293 "${scriptaddr} ${prefix}${script}; " \
294 "env exists secureboot && load ${devtype} " \
295 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000296 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
297 "env exists secureboot " \
Sumit Garg50f14672017-06-06 20:51:31 +0530298 "&& esbc_validate ${scripthdraddr};" \
299 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800300 "installer=load mmc 0:2 $load_addr " \
301 "/flex_installer_arm32.itb; " \
302 "bootm $load_addr#ls1021atwr\0" \
303 "qspi_bootcmd=echo Trying load from qspi..;" \
304 "sf probe && sf read $load_addr " \
305 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
306 "nor_bootcmd=echo Trying load from nor..;" \
307 "cp.b $kernel_addr $load_addr " \
308 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800309#else
Wang Huanddf89f92014-09-05 13:52:45 +0800310#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800311 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
312 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800313 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800314 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530315 "kernel_addr=0x61000000\0" \
316 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800317 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530318 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800319 "fdtheader_addr_r=0x80100000\0" \
320 "kernelheader_addr_r=0x80200000\0" \
321 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530322 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800323 "fdt_addr_r=0x90000000\0" \
324 "ramdisk_addr_r=0xa0000000\0" \
325 "load_addr=0xa0000000\0" \
326 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530327 "kernel_addr_sd=0x8000\0" \
328 "kernel_size_sd=0x14000\0" \
329 "kernelhdr_addr_sd=0x4000\0" \
330 "kernelhdr_size_sd=0x10\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000331 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800332 BOOTENV \
333 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530334 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800335 "scan_dev_for_boot_part=" \
336 "part list ${devtype} ${devnum} devplist; " \
337 "env exists devplist || setenv devplist 1; " \
338 "for distro_bootpart in ${devplist}; do " \
339 "if fstype ${devtype} " \
340 "${devnum}:${distro_bootpart} " \
341 "bootfstype; then " \
342 "run scan_dev_for_boot; " \
343 "fi; " \
344 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530345 "scan_dev_for_boot=" \
346 "echo Scanning ${devtype} " \
347 "${devnum}:${distro_bootpart}...; " \
348 "for prefix in ${boot_prefixes}; do " \
349 "run scan_dev_for_scripts; " \
350 "done;" \
351 "\0" \
352 "boot_a_script=" \
353 "load ${devtype} ${devnum}:${distro_bootpart} " \
354 "${scriptaddr} ${prefix}${script}; " \
355 "env exists secureboot && load ${devtype} " \
356 "${devnum}:${distro_bootpart} " \
357 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
358 "&& esbc_validate ${scripthdraddr};" \
359 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800360 "qspi_bootcmd=echo Trying load from qspi..;" \
361 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530362 "$kernel_addr $kernel_size; env exists secureboot " \
363 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
364 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
365 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800366 "nor_bootcmd=echo Trying load from nor..;" \
367 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530368 "$kernel_size; env exists secureboot " \
369 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
370 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
371 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800372 "sd_bootcmd=echo Trying load from SD ..;" \
373 "mmcinfo && mmc read $load_addr " \
374 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530375 "env exists secureboot && mmc read $kernelheader_addr_r " \
376 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
377 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800378 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800379#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800380
Alison Wanga999c9d2017-05-26 15:46:15 +0800381#undef CONFIG_BOOTCOMMAND
382#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vladimir Oltean0d5bd072019-07-19 00:30:00 +0300383#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530384 "env exists secureboot && esbc_halt"
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800385#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530386#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
387 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800388#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530389#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \
390 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800391#endif
392
Wang Huanddf89f92014-09-05 13:52:45 +0800393/*
394 * Miscellaneous configurable options
395 */
Alison Wang71477062020-02-03 15:25:19 +0800396#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanddf89f92014-09-05 13:52:45 +0800397
Xiubo Li03d40aa2014-11-21 17:40:59 +0800398#define CONFIG_LS102XA_STREAM_ID
399
Wang Huanddf89f92014-09-05 13:52:45 +0800400#define CONFIG_SYS_INIT_SP_OFFSET \
401 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
402#define CONFIG_SYS_INIT_SP_ADDR \
403 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
404
Alison Wang948c6092014-12-03 15:00:48 +0800405#ifdef CONFIG_SPL_BUILD
406#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
407#else
Wang Huanddf89f92014-09-05 13:52:45 +0800408#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800409#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800410
Alison Wang27666082017-05-16 10:45:57 +0800411#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800412
Wang Huanddf89f92014-09-05 13:52:45 +0800413/*
414 * Environment
415 */
Wang Huanddf89f92014-09-05 13:52:45 +0800416
Aneesh Bansal962021a2016-01-22 16:37:22 +0530417#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800418#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530419
Wang Huanddf89f92014-09-05 13:52:45 +0800420#endif