blob: 2cbb270089a7a0378461e8ac937f5e191d3a8322 [file] [log] [blame]
Graeme Russa0190bd2012-12-02 04:55:11 +00001/*
2 * Taken from the linux kernel file of the same name
3 *
4 * (C) Copyright 2012
5 * Graeme Russ, <graeme.russ@gmail.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Graeme Russa0190bd2012-12-02 04:55:11 +00008 */
9
10#ifndef _ASM_X86_MSR_INDEX_H
11#define _ASM_X86_MSR_INDEX_H
12
13/* CPU model specific register (MSR) numbers */
14
15/* x86-64 specific MSRs */
16#define MSR_EFER 0xc0000080 /* extended feature register */
17#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
18#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
19#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
20#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
21#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
22#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
23#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
24#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
25
26/* EFER bits: */
27#define _EFER_SCE 0 /* SYSCALL/SYSRET */
28#define _EFER_LME 8 /* Long mode enable */
29#define _EFER_LMA 10 /* Long mode active (read-only) */
30#define _EFER_NX 11 /* No execute enable */
31#define _EFER_SVME 12 /* Enable virtualization */
32#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
33#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
34
35#define EFER_SCE (1<<_EFER_SCE)
36#define EFER_LME (1<<_EFER_LME)
37#define EFER_LMA (1<<_EFER_LMA)
38#define EFER_NX (1<<_EFER_NX)
39#define EFER_SVME (1<<_EFER_SVME)
40#define EFER_LMSLE (1<<_EFER_LMSLE)
41#define EFER_FFXSR (1<<_EFER_FFXSR)
42
43/* Intel MSRs. Some also available on other CPUs */
44#define MSR_IA32_PERFCTR0 0x000000c1
45#define MSR_IA32_PERFCTR1 0x000000c2
46#define MSR_FSB_FREQ 0x000000cd
Simon Glass44f4b212014-10-10 08:21:53 -060047#define MSR_NHM_PLATFORM_INFO 0x000000ce
Graeme Russa0190bd2012-12-02 04:55:11 +000048
49#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
50#define NHM_C3_AUTO_DEMOTE (1UL << 25)
51#define NHM_C1_AUTO_DEMOTE (1UL << 26)
52#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Simon Glass44f4b212014-10-10 08:21:53 -060053#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
54#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Graeme Russa0190bd2012-12-02 04:55:11 +000055
Simon Glass44f4b212014-10-10 08:21:53 -060056#define MSR_PLATFORM_INFO 0x000000ce
Graeme Russa0190bd2012-12-02 04:55:11 +000057#define MSR_MTRRcap 0x000000fe
58#define MSR_IA32_BBL_CR_CTL 0x00000119
59#define MSR_IA32_BBL_CR_CTL3 0x0000011e
60
61#define MSR_IA32_SYSENTER_CS 0x00000174
62#define MSR_IA32_SYSENTER_ESP 0x00000175
63#define MSR_IA32_SYSENTER_EIP 0x00000176
64
65#define MSR_IA32_MCG_CAP 0x00000179
66#define MSR_IA32_MCG_STATUS 0x0000017a
67#define MSR_IA32_MCG_CTL 0x0000017b
68
69#define MSR_OFFCORE_RSP_0 0x000001a6
70#define MSR_OFFCORE_RSP_1 0x000001a7
Simon Glass44f4b212014-10-10 08:21:53 -060071#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
72#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
73
74#define MSR_LBR_SELECT 0x000001c8
75#define MSR_LBR_TOS 0x000001c9
76#define MSR_LBR_NHM_FROM 0x00000680
77#define MSR_LBR_NHM_TO 0x000006c0
78#define MSR_LBR_CORE_FROM 0x00000040
79#define MSR_LBR_CORE_TO 0x00000060
Graeme Russa0190bd2012-12-02 04:55:11 +000080
81#define MSR_IA32_PEBS_ENABLE 0x000003f1
82#define MSR_IA32_DS_AREA 0x00000600
83#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Simon Glass44f4b212014-10-10 08:21:53 -060084#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
Graeme Russa0190bd2012-12-02 04:55:11 +000085
86#define MSR_MTRRfix64K_00000 0x00000250
87#define MSR_MTRRfix16K_80000 0x00000258
88#define MSR_MTRRfix16K_A0000 0x00000259
89#define MSR_MTRRfix4K_C0000 0x00000268
90#define MSR_MTRRfix4K_C8000 0x00000269
91#define MSR_MTRRfix4K_D0000 0x0000026a
92#define MSR_MTRRfix4K_D8000 0x0000026b
93#define MSR_MTRRfix4K_E0000 0x0000026c
94#define MSR_MTRRfix4K_E8000 0x0000026d
95#define MSR_MTRRfix4K_F0000 0x0000026e
96#define MSR_MTRRfix4K_F8000 0x0000026f
97#define MSR_MTRRdefType 0x000002ff
98
99#define MSR_IA32_CR_PAT 0x00000277
100
101#define MSR_IA32_DEBUGCTLMSR 0x000001d9
102#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
103#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
104#define MSR_IA32_LASTINTFROMIP 0x000001dd
105#define MSR_IA32_LASTINTTOIP 0x000001de
106
107/* DEBUGCTLMSR bits (others vary by model): */
Simon Glass44f4b212014-10-10 08:21:53 -0600108#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
109/* single-step on branches */
Graeme Russa0190bd2012-12-02 04:55:11 +0000110#define DEBUGCTLMSR_BTF (1UL << 1)
111#define DEBUGCTLMSR_TR (1UL << 6)
112#define DEBUGCTLMSR_BTS (1UL << 7)
113#define DEBUGCTLMSR_BTINT (1UL << 8)
114#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
115#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
116#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
117
Simon Glass44f4b212014-10-10 08:21:53 -0600118#define MSR_IA32_POWER_CTL 0x000001fc
119
Graeme Russa0190bd2012-12-02 04:55:11 +0000120#define MSR_IA32_MC0_CTL 0x00000400
121#define MSR_IA32_MC0_STATUS 0x00000401
122#define MSR_IA32_MC0_ADDR 0x00000402
123#define MSR_IA32_MC0_MISC 0x00000403
124
Simon Glass44f4b212014-10-10 08:21:53 -0600125/* C-state Residency Counters */
126#define MSR_PKG_C3_RESIDENCY 0x000003f8
127#define MSR_PKG_C6_RESIDENCY 0x000003f9
128#define MSR_PKG_C7_RESIDENCY 0x000003fa
129#define MSR_CORE_C3_RESIDENCY 0x000003fc
130#define MSR_CORE_C6_RESIDENCY 0x000003fd
131#define MSR_CORE_C7_RESIDENCY 0x000003fe
132#define MSR_PKG_C2_RESIDENCY 0x0000060d
133#define MSR_PKG_C8_RESIDENCY 0x00000630
134#define MSR_PKG_C9_RESIDENCY 0x00000631
135#define MSR_PKG_C10_RESIDENCY 0x00000632
136
137/* Run Time Average Power Limiting (RAPL) Interface */
138
139#define MSR_RAPL_POWER_UNIT 0x00000606
140
141#define MSR_PKG_POWER_LIMIT 0x00000610
142#define MSR_PKG_ENERGY_STATUS 0x00000611
143#define MSR_PKG_PERF_STATUS 0x00000613
144#define MSR_PKG_POWER_INFO 0x00000614
145
146#define MSR_DRAM_POWER_LIMIT 0x00000618
147#define MSR_DRAM_ENERGY_STATUS 0x00000619
148#define MSR_DRAM_PERF_STATUS 0x0000061b
149#define MSR_DRAM_POWER_INFO 0x0000061c
150
151#define MSR_PP0_POWER_LIMIT 0x00000638
152#define MSR_PP0_ENERGY_STATUS 0x00000639
153#define MSR_PP0_POLICY 0x0000063a
154#define MSR_PP0_PERF_STATUS 0x0000063b
155
156#define MSR_PP1_POWER_LIMIT 0x00000640
157#define MSR_PP1_ENERGY_STATUS 0x00000641
158#define MSR_PP1_POLICY 0x00000642
159
160#define MSR_CORE_C1_RES 0x00000660
161
Graeme Russa0190bd2012-12-02 04:55:11 +0000162#define MSR_AMD64_MC0_MASK 0xc0010044
163
164#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
165#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
166#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
167#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
168
169#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
170
171/* These are consecutive and not in the normal 4er MCE bank block */
172#define MSR_IA32_MC0_CTL2 0x00000280
173#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
174
175#define MSR_P6_PERFCTR0 0x000000c1
176#define MSR_P6_PERFCTR1 0x000000c2
177#define MSR_P6_EVNTSEL0 0x00000186
178#define MSR_P6_EVNTSEL1 0x00000187
179
Simon Glass44f4b212014-10-10 08:21:53 -0600180#define MSR_KNC_PERFCTR0 0x00000020
181#define MSR_KNC_PERFCTR1 0x00000021
182#define MSR_KNC_EVNTSEL0 0x00000028
183#define MSR_KNC_EVNTSEL1 0x00000029
184
185/* Alternative perfctr range with full access. */
186#define MSR_IA32_PMC0 0x000004c1
187
Graeme Russa0190bd2012-12-02 04:55:11 +0000188/* AMD64 MSRs. Not complete. See the architecture manual for a more
189 complete list. */
190
191#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Simon Glass44f4b212014-10-10 08:21:53 -0600192#define MSR_AMD64_TSC_RATIO 0xc0000104
Graeme Russa0190bd2012-12-02 04:55:11 +0000193#define MSR_AMD64_NB_CFG 0xc001001f
194#define MSR_AMD64_PATCH_LOADER 0xc0010020
195#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
196#define MSR_AMD64_OSVW_STATUS 0xc0010141
Simon Glass44f4b212014-10-10 08:21:53 -0600197#define MSR_AMD64_LS_CFG 0xc0011020
Graeme Russa0190bd2012-12-02 04:55:11 +0000198#define MSR_AMD64_DC_CFG 0xc0011022
Simon Glass44f4b212014-10-10 08:21:53 -0600199#define MSR_AMD64_BU_CFG2 0xc001102a
Graeme Russa0190bd2012-12-02 04:55:11 +0000200#define MSR_AMD64_IBSFETCHCTL 0xc0011030
201#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
202#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Simon Glass44f4b212014-10-10 08:21:53 -0600203#define MSR_AMD64_IBSFETCH_REG_COUNT 3
204#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Graeme Russa0190bd2012-12-02 04:55:11 +0000205#define MSR_AMD64_IBSOPCTL 0xc0011033
206#define MSR_AMD64_IBSOPRIP 0xc0011034
207#define MSR_AMD64_IBSOPDATA 0xc0011035
208#define MSR_AMD64_IBSOPDATA2 0xc0011036
209#define MSR_AMD64_IBSOPDATA3 0xc0011037
210#define MSR_AMD64_IBSDCLINAD 0xc0011038
211#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Simon Glass44f4b212014-10-10 08:21:53 -0600212#define MSR_AMD64_IBSOP_REG_COUNT 7
213#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Graeme Russa0190bd2012-12-02 04:55:11 +0000214#define MSR_AMD64_IBSCTL 0xc001103a
215#define MSR_AMD64_IBSBRTARGET 0xc001103b
Simon Glass44f4b212014-10-10 08:21:53 -0600216#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
217
218/* Fam 16h MSRs */
219#define MSR_F16H_L2I_PERF_CTL 0xc0010230
220#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Graeme Russa0190bd2012-12-02 04:55:11 +0000221
222/* Fam 15h MSRs */
223#define MSR_F15H_PERF_CTL 0xc0010200
224#define MSR_F15H_PERF_CTR 0xc0010201
Simon Glass44f4b212014-10-10 08:21:53 -0600225#define MSR_F15H_NB_PERF_CTL 0xc0010240
226#define MSR_F15H_NB_PERF_CTR 0xc0010241
Graeme Russa0190bd2012-12-02 04:55:11 +0000227
228/* Fam 10h MSRs */
229#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
230#define FAM10H_MMIO_CONF_ENABLE (1<<0)
231#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
232#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
233#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
234#define FAM10H_MMIO_CONF_BASE_SHIFT 20
235#define MSR_FAM10H_NODE_ID 0xc001100c
236
237/* K8 MSRs */
238#define MSR_K8_TOP_MEM1 0xc001001a
239#define MSR_K8_TOP_MEM2 0xc001001d
240#define MSR_K8_SYSCFG 0xc0010010
241#define MSR_K8_INT_PENDING_MSG 0xc0010055
242/* C1E active bits in int pending message */
243#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
244#define MSR_K8_TSEG_ADDR 0xc0010112
245#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
246#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
247#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
248
249/* K7 MSRs */
250#define MSR_K7_EVNTSEL0 0xc0010000
251#define MSR_K7_PERFCTR0 0xc0010004
252#define MSR_K7_EVNTSEL1 0xc0010001
253#define MSR_K7_PERFCTR1 0xc0010005
254#define MSR_K7_EVNTSEL2 0xc0010002
255#define MSR_K7_PERFCTR2 0xc0010006
256#define MSR_K7_EVNTSEL3 0xc0010003
257#define MSR_K7_PERFCTR3 0xc0010007
258#define MSR_K7_CLK_CTL 0xc001001b
259#define MSR_K7_HWCR 0xc0010015
260#define MSR_K7_FID_VID_CTL 0xc0010041
261#define MSR_K7_FID_VID_STATUS 0xc0010042
262
263/* K6 MSRs */
264#define MSR_K6_WHCR 0xc0000082
265#define MSR_K6_UWCCR 0xc0000085
266#define MSR_K6_EPMR 0xc0000086
267#define MSR_K6_PSOR 0xc0000087
268#define MSR_K6_PFIR 0xc0000088
269
270/* Centaur-Hauls/IDT defined MSRs. */
271#define MSR_IDT_FCR1 0x00000107
272#define MSR_IDT_FCR2 0x00000108
273#define MSR_IDT_FCR3 0x00000109
274#define MSR_IDT_FCR4 0x0000010a
275
276#define MSR_IDT_MCR0 0x00000110
277#define MSR_IDT_MCR1 0x00000111
278#define MSR_IDT_MCR2 0x00000112
279#define MSR_IDT_MCR3 0x00000113
280#define MSR_IDT_MCR4 0x00000114
281#define MSR_IDT_MCR5 0x00000115
282#define MSR_IDT_MCR6 0x00000116
283#define MSR_IDT_MCR7 0x00000117
284#define MSR_IDT_MCR_CTRL 0x00000120
285
286/* VIA Cyrix defined MSRs*/
287#define MSR_VIA_FCR 0x00001107
288#define MSR_VIA_LONGHAUL 0x0000110a
289#define MSR_VIA_RNG 0x0000110b
290#define MSR_VIA_BCR2 0x00001147
291
292/* Transmeta defined MSRs */
293#define MSR_TMTA_LONGRUN_CTRL 0x80868010
294#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
295#define MSR_TMTA_LRTI_READOUT 0x80868018
296#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
297
298/* Intel defined MSRs. */
299#define MSR_IA32_P5_MC_ADDR 0x00000000
300#define MSR_IA32_P5_MC_TYPE 0x00000001
301#define MSR_IA32_TSC 0x00000010
302#define MSR_IA32_PLATFORM_ID 0x00000017
303#define MSR_IA32_EBL_CR_POWERON 0x0000002a
304#define MSR_EBC_FREQUENCY_ID 0x0000002c
Simon Glass44f4b212014-10-10 08:21:53 -0600305#define MSR_SMI_COUNT 0x00000034
Graeme Russa0190bd2012-12-02 04:55:11 +0000306#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Simon Glass44f4b212014-10-10 08:21:53 -0600307#define MSR_IA32_TSC_ADJUST 0x0000003b
Graeme Russa0190bd2012-12-02 04:55:11 +0000308
309#define FEATURE_CONTROL_LOCKED (1<<0)
310#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
311#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
312
313#define MSR_IA32_APICBASE 0x0000001b
314#define MSR_IA32_APICBASE_BSP (1<<8)
315#define MSR_IA32_APICBASE_ENABLE (1<<11)
316#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
317
Simon Glass44f4b212014-10-10 08:21:53 -0600318#define MSR_IA32_TSCDEADLINE 0x000006e0
319
Graeme Russa0190bd2012-12-02 04:55:11 +0000320#define MSR_IA32_UCODE_WRITE 0x00000079
321#define MSR_IA32_UCODE_REV 0x0000008b
322
323#define MSR_IA32_PERF_STATUS 0x00000198
324#define MSR_IA32_PERF_CTL 0x00000199
Simon Glass44f4b212014-10-10 08:21:53 -0600325#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
326#define MSR_AMD_PERF_STATUS 0xc0010063
327#define MSR_AMD_PERF_CTL 0xc0010062
Graeme Russa0190bd2012-12-02 04:55:11 +0000328
Simon Glasscf46d372014-11-24 21:18:16 -0700329#define MSR_PMG_CST_CONFIG_CTL 0x000000e2
330#define MSR_PMG_IO_CAPTURE_ADR 0x000000e4
Graeme Russa0190bd2012-12-02 04:55:11 +0000331#define MSR_IA32_MPERF 0x000000e7
332#define MSR_IA32_APERF 0x000000e8
333
334#define MSR_IA32_THERM_CONTROL 0x0000019a
335#define MSR_IA32_THERM_INTERRUPT 0x0000019b
336
337#define THERM_INT_HIGH_ENABLE (1 << 0)
338#define THERM_INT_LOW_ENABLE (1 << 1)
339#define THERM_INT_PLN_ENABLE (1 << 24)
340
341#define MSR_IA32_THERM_STATUS 0x0000019c
342
343#define THERM_STATUS_PROCHOT (1 << 0)
344#define THERM_STATUS_POWER_LIMIT (1 << 10)
345
346#define MSR_THERM2_CTL 0x0000019d
347
348#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
349
350#define MSR_IA32_MISC_ENABLE 0x000001a0
351
352#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
353
354#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Simon Glass44f4b212014-10-10 08:21:53 -0600355#define ENERGY_PERF_BIAS_PERFORMANCE 0
356#define ENERGY_PERF_BIAS_NORMAL 6
357#define ENERGY_PERF_BIAS_POWERSAVE 15
Graeme Russa0190bd2012-12-02 04:55:11 +0000358
359#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
360
361#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
362#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
363
364#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
365
366#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
367#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
368#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
369
370/* Thermal Thresholds Support */
371#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
372#define THERM_SHIFT_THRESHOLD0 8
373#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
374#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
375#define THERM_SHIFT_THRESHOLD1 16
376#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
377#define THERM_STATUS_THRESHOLD0 (1 << 6)
378#define THERM_LOG_THRESHOLD0 (1 << 7)
379#define THERM_STATUS_THRESHOLD1 (1 << 8)
380#define THERM_LOG_THRESHOLD1 (1 << 9)
381
382/* MISC_ENABLE bits: architectural */
383#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
384#define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
385#define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
386#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
387#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
388#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
389#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
390#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
391#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
392#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
393
394/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
395#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
396#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
397#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
398#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
399#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
400#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
401#define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
402#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
403#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
404#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
405#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
406#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
407#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
408#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
409#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
410
Simon Glass44f4b212014-10-10 08:21:53 -0600411#define MSR_IA32_TSC_DEADLINE 0x000006E0
412
Graeme Russa0190bd2012-12-02 04:55:11 +0000413/* P4/Xeon+ specific */
414#define MSR_IA32_MCG_EAX 0x00000180
415#define MSR_IA32_MCG_EBX 0x00000181
416#define MSR_IA32_MCG_ECX 0x00000182
417#define MSR_IA32_MCG_EDX 0x00000183
418#define MSR_IA32_MCG_ESI 0x00000184
419#define MSR_IA32_MCG_EDI 0x00000185
420#define MSR_IA32_MCG_EBP 0x00000186
421#define MSR_IA32_MCG_ESP 0x00000187
422#define MSR_IA32_MCG_EFLAGS 0x00000188
423#define MSR_IA32_MCG_EIP 0x00000189
424#define MSR_IA32_MCG_RESERVED 0x0000018a
425
426/* Pentium IV performance counter MSRs */
427#define MSR_P4_BPU_PERFCTR0 0x00000300
428#define MSR_P4_BPU_PERFCTR1 0x00000301
429#define MSR_P4_BPU_PERFCTR2 0x00000302
430#define MSR_P4_BPU_PERFCTR3 0x00000303
431#define MSR_P4_MS_PERFCTR0 0x00000304
432#define MSR_P4_MS_PERFCTR1 0x00000305
433#define MSR_P4_MS_PERFCTR2 0x00000306
434#define MSR_P4_MS_PERFCTR3 0x00000307
435#define MSR_P4_FLAME_PERFCTR0 0x00000308
436#define MSR_P4_FLAME_PERFCTR1 0x00000309
437#define MSR_P4_FLAME_PERFCTR2 0x0000030a
438#define MSR_P4_FLAME_PERFCTR3 0x0000030b
439#define MSR_P4_IQ_PERFCTR0 0x0000030c
440#define MSR_P4_IQ_PERFCTR1 0x0000030d
441#define MSR_P4_IQ_PERFCTR2 0x0000030e
442#define MSR_P4_IQ_PERFCTR3 0x0000030f
443#define MSR_P4_IQ_PERFCTR4 0x00000310
444#define MSR_P4_IQ_PERFCTR5 0x00000311
445#define MSR_P4_BPU_CCCR0 0x00000360
446#define MSR_P4_BPU_CCCR1 0x00000361
447#define MSR_P4_BPU_CCCR2 0x00000362
448#define MSR_P4_BPU_CCCR3 0x00000363
449#define MSR_P4_MS_CCCR0 0x00000364
450#define MSR_P4_MS_CCCR1 0x00000365
451#define MSR_P4_MS_CCCR2 0x00000366
452#define MSR_P4_MS_CCCR3 0x00000367
453#define MSR_P4_FLAME_CCCR0 0x00000368
454#define MSR_P4_FLAME_CCCR1 0x00000369
455#define MSR_P4_FLAME_CCCR2 0x0000036a
456#define MSR_P4_FLAME_CCCR3 0x0000036b
457#define MSR_P4_IQ_CCCR0 0x0000036c
458#define MSR_P4_IQ_CCCR1 0x0000036d
459#define MSR_P4_IQ_CCCR2 0x0000036e
460#define MSR_P4_IQ_CCCR3 0x0000036f
461#define MSR_P4_IQ_CCCR4 0x00000370
462#define MSR_P4_IQ_CCCR5 0x00000371
463#define MSR_P4_ALF_ESCR0 0x000003ca
464#define MSR_P4_ALF_ESCR1 0x000003cb
465#define MSR_P4_BPU_ESCR0 0x000003b2
466#define MSR_P4_BPU_ESCR1 0x000003b3
467#define MSR_P4_BSU_ESCR0 0x000003a0
468#define MSR_P4_BSU_ESCR1 0x000003a1
469#define MSR_P4_CRU_ESCR0 0x000003b8
470#define MSR_P4_CRU_ESCR1 0x000003b9
471#define MSR_P4_CRU_ESCR2 0x000003cc
472#define MSR_P4_CRU_ESCR3 0x000003cd
473#define MSR_P4_CRU_ESCR4 0x000003e0
474#define MSR_P4_CRU_ESCR5 0x000003e1
475#define MSR_P4_DAC_ESCR0 0x000003a8
476#define MSR_P4_DAC_ESCR1 0x000003a9
477#define MSR_P4_FIRM_ESCR0 0x000003a4
478#define MSR_P4_FIRM_ESCR1 0x000003a5
479#define MSR_P4_FLAME_ESCR0 0x000003a6
480#define MSR_P4_FLAME_ESCR1 0x000003a7
481#define MSR_P4_FSB_ESCR0 0x000003a2
482#define MSR_P4_FSB_ESCR1 0x000003a3
483#define MSR_P4_IQ_ESCR0 0x000003ba
484#define MSR_P4_IQ_ESCR1 0x000003bb
485#define MSR_P4_IS_ESCR0 0x000003b4
486#define MSR_P4_IS_ESCR1 0x000003b5
487#define MSR_P4_ITLB_ESCR0 0x000003b6
488#define MSR_P4_ITLB_ESCR1 0x000003b7
489#define MSR_P4_IX_ESCR0 0x000003c8
490#define MSR_P4_IX_ESCR1 0x000003c9
491#define MSR_P4_MOB_ESCR0 0x000003aa
492#define MSR_P4_MOB_ESCR1 0x000003ab
493#define MSR_P4_MS_ESCR0 0x000003c0
494#define MSR_P4_MS_ESCR1 0x000003c1
495#define MSR_P4_PMH_ESCR0 0x000003ac
496#define MSR_P4_PMH_ESCR1 0x000003ad
497#define MSR_P4_RAT_ESCR0 0x000003bc
498#define MSR_P4_RAT_ESCR1 0x000003bd
499#define MSR_P4_SAAT_ESCR0 0x000003ae
500#define MSR_P4_SAAT_ESCR1 0x000003af
501#define MSR_P4_SSU_ESCR0 0x000003be
502#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
503
504#define MSR_P4_TBPU_ESCR0 0x000003c2
505#define MSR_P4_TBPU_ESCR1 0x000003c3
506#define MSR_P4_TC_ESCR0 0x000003c4
507#define MSR_P4_TC_ESCR1 0x000003c5
508#define MSR_P4_U2L_ESCR0 0x000003b0
509#define MSR_P4_U2L_ESCR1 0x000003b1
510
511#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
512
513/* Intel Core-based CPU performance counters */
514#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
515#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
516#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
517#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
518#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
519#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
520#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
521
522/* Geode defined MSRs */
523#define MSR_GEODE_BUSCONT_CONF0 0x00001900
524
525/* Intel VT MSRs */
526#define MSR_IA32_VMX_BASIC 0x00000480
527#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
528#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
529#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
530#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
531#define MSR_IA32_VMX_MISC 0x00000485
532#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
533#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
534#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
535#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
536#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
537#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
538#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Simon Glass44f4b212014-10-10 08:21:53 -0600539#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
540#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
541#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
542#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
543#define MSR_IA32_VMX_VMFUNC 0x00000491
544
545/* VMX_BASIC bits and bitmasks */
546#define VMX_BASIC_VMCS_SIZE_SHIFT 32
547#define VMX_BASIC_64 0x0001000000000000LLU
548#define VMX_BASIC_MEM_TYPE_SHIFT 50
549#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
550#define VMX_BASIC_MEM_TYPE_WB 6LLU
551#define VMX_BASIC_INOUT 0x0040000000000000LLU
Graeme Russa0190bd2012-12-02 04:55:11 +0000552
Simon Glass44f4b212014-10-10 08:21:53 -0600553/* MSR_IA32_VMX_MISC bits */
554#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
555#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Graeme Russa0190bd2012-12-02 04:55:11 +0000556/* AMD-V MSRs */
557
558#define MSR_VM_CR 0xc0010114
559#define MSR_VM_IGNNE 0xc0010115
560#define MSR_VM_HSAVE_PA 0xc0010117
561
562#endif /* _ASM_X86_MSR_INDEX_H */