blob: deb26fbaffcebfed6b229b8d90604999211f65eb [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport8abe7302010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000025#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050026
Mike Rapoport8abe7302010-12-18 17:43:19 -050027#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050028#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050029
Mike Rapoport8abe7302010-12-18 17:43:19 -050030/* Clock Defines */
31#define V_OSCK 26000000 /* Clock output from T2 */
32#define V_SCLK (V_OSCK >> 1)
33
Mike Rapoport8abe7302010-12-18 17:43:19 -050034#define CONFIG_MISC_INIT_R
35
Nikita Kiryanov0630b032012-01-02 04:01:30 +000036#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000040#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050041
42/*
43 * Size of malloc() pool
44 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000045#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000046 /* Sector */
47#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050048
49/*
50 * Hardware drivers
51 */
52
53/*
54 * NS16550 Configuration
55 */
56#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
57
Mike Rapoport8abe7302010-12-18 17:43:19 -050058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE (-4)
60#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
61
62/*
63 * select serial console configuration
64 */
65#define CONFIG_CONS_INDEX 3
66#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
67#define CONFIG_SERIAL3 3 /* UART3 */
68
69/* allow to overwrite serial and ethaddr */
70#define CONFIG_ENV_OVERWRITE
Mike Rapoport8abe7302010-12-18 17:43:19 -050071#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
72 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000073
Mike Rapoport8abe7302010-12-18 17:43:19 -050074/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000075#define CONFIG_USB_DEVICE
76#define CONFIG_USB_TTY
Mike Rapoport8abe7302010-12-18 17:43:19 -050077
78/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -050079#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +000080#define CONFIG_MTD_PARTITIONS
Mike Rapoport8abe7302010-12-18 17:43:19 -050081
Heiko Schocherf53f2b82013-10-22 11:03:18 +020082#define CONFIG_SYS_I2C
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000083#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
84#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +030085#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +000086#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -050087
88/*
89 * TWL4030
90 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000091#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -050092
93/*
94 * Board NAND Info.
95 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050096#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
97 /* to access nand */
98#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
99 /* to access nand at */
100 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
102 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +0100103
Mike Rapoport8abe7302010-12-18 17:43:19 -0500104/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500105#define CONFIG_EXTRA_ENV_SETTINGS \
106 "loadaddr=0x82000000\0" \
107 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200108 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500109 "mpurate=500\0" \
110 "vram=12M\0" \
111 "dvimode=1024x768MR-16@60\0" \
112 "defaultdisplay=dvi\0" \
113 "mmcdev=0\0" \
114 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000115 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500116 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000117 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500118 "mmcargs=setenv bootargs console=${console} " \
119 "mpurate=${mpurate} " \
120 "vram=${vram} " \
121 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500122 "omapdss.def_disp=${defaultdisplay} " \
123 "root=${mmcroot} " \
124 "rootfstype=${mmcrootfstype}\0" \
125 "nandargs=setenv bootargs console=${console} " \
126 "mpurate=${mpurate} " \
127 "vram=${vram} " \
128 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500129 "omapdss.def_disp=${defaultdisplay} " \
130 "root=${nandroot} " \
131 "rootfstype=${nandrootfstype}\0" \
132 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
133 "bootscript=echo Running bootscript from mmc ...; " \
134 "source ${loadaddr}\0" \
135 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
136 "mmcboot=echo Booting from mmc ...; " \
137 "run mmcargs; " \
138 "bootm ${loadaddr}\0" \
139 "nandboot=echo Booting from nand ...; " \
140 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000141 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500142 "bootm ${loadaddr}\0" \
143
144#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000145 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500146 "if run loadbootscript; then " \
147 "run bootscript; " \
148 "else " \
149 "if run loaduimage; then " \
150 "run mmcboot; " \
151 "else run nandboot; " \
152 "fi; " \
153 "fi; " \
154 "else run nandboot; fi"
155
Mike Rapoport8abe7302010-12-18 17:43:19 -0500156/*
157 * Miscellaneous configurable options
158 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400159#define CONFIG_AUTO_COMPLETE
160#define CONFIG_CMDLINE_EDITING
161#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000162#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500163#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500164
165#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
166 /* works on */
167#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
168 0x01F00000) /* 31MB */
169
170#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
171 /* load address */
172
173/*
174 * OMAP3 has 12 GP timers, they can be driven by the system clock
175 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
176 * This rate is divided by a local divisor.
177 */
178#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
179#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500180
181/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500182 * Physical Memory Map
183 */
184#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
185#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500186
Mike Rapoport8abe7302010-12-18 17:43:19 -0500187/*-----------------------------------------------------------------------
188 * FLASH and environment organization
189 */
190
191/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500192/* Monitor at start of flash */
193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000194#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500195
Adam Ford6b1c1652017-09-04 21:08:02 -0500196#define CONFIG_ENV_OFFSET 0x260000
197#define CONFIG_ENV_ADDR 0x260000
Mike Rapoport8abe7302010-12-18 17:43:19 -0500198
Mike Rapoport8abe7302010-12-18 17:43:19 -0500199/* additions for new relocation code, must be added to all boards */
200#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
201#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
202#define CONFIG_SYS_INIT_RAM_SIZE 0x800
203#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
204 CONFIG_SYS_INIT_RAM_SIZE - \
205 GENERATED_GBL_DATA_SIZE)
206
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400207/* Status LED */
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200208#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400209
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000210#define CONFIG_SPLASHIMAGE_GUARD
211
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000212/* Display Configuration */
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000213#define CONFIG_VIDEO_OMAP3
214#define LCD_BPP LCD_COLOR16
215
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000216#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200217#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000218#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300219#define CONFIG_SCF0403_LCD
220
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100221/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100222#define CONFIG_SPL_FRAMEWORK
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100223
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100224#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200225#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100226
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100227#define CONFIG_SPL_NAND_BASE
228#define CONFIG_SPL_NAND_DRIVERS
229#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100230
231/* NAND boot config */
232#define CONFIG_SYS_NAND_5_ADDR_CYCLE
233#define CONFIG_SYS_NAND_PAGE_COUNT 64
234#define CONFIG_SYS_NAND_PAGE_SIZE 2048
235#define CONFIG_SYS_NAND_OOBSIZE 64
236#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
237#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
238/*
239 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
240 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
241 */
242#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
243 10, 11, 12 }
244#define CONFIG_SYS_NAND_ECCSIZE 512
245#define CONFIG_SYS_NAND_ECCBYTES 3
246#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
247
248#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
249#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
250
251#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400252#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
253 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100254
255/*
256 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
257 * older x-loader implementations. And move the BSS area so that it
258 * doesn't overlap with TEXT_BASE.
259 */
260#define CONFIG_SYS_TEXT_BASE 0x80008000
261#define CONFIG_SPL_BSS_START_ADDR 0x80100000
262#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
263
264#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
265#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
266
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300267/* EEPROM */
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300268#define CONFIG_ENV_EEPROM_IS_ON_I2C
269#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
270#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
271#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
272#define CONFIG_SYS_EEPROM_SIZE 256
273
Mike Rapoport8abe7302010-12-18 17:43:19 -0500274#endif /* __CONFIG_H */