blob: 50f04f9474a0d16da36c88a57ab7a39299ddfd5a [file] [log] [blame]
Kever Yang34ead0f2019-07-09 22:05:55 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4 */
5
Simon Glass91eaa7c2023-01-07 14:57:30 -07006#include <bootstage.h>
Kever Yang34ead0f2019-07-09 22:05:55 +08007#include <debug_uart.h>
8#include <dm.h>
Simon Glassf11478f2019-12-28 10:45:07 -07009#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Kever Yang34ead0f2019-07-09 22:05:55 +080012#include <ram.h>
13#include <spl.h>
14#include <version.h>
15#include <asm/io.h>
16#include <asm/arch-rockchip/bootrom.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060017#include <linux/bitops.h>
Kever Yang34ead0f2019-07-09 22:05:55 +080018
Pali Rohár6e1f0852021-08-02 15:18:38 +020019#if CONFIG_IS_ENABLED(BANNER_PRINT)
20#include <timestamp.h>
21#endif
22
Kever Yang34ead0f2019-07-09 22:05:55 +080023#define TIMER_LOAD_COUNT_L 0x00
24#define TIMER_LOAD_COUNT_H 0x04
25#define TIMER_CONTROL_REG 0x10
26#define TIMER_EN 0x1
27#define TIMER_FMODE BIT(0)
28#define TIMER_RMODE BIT(1)
29
30__weak void rockchip_stimer_init(void)
31{
Johan Jonker5180b1a2022-04-09 18:55:04 +020032#if defined(CONFIG_ROCKCHIP_STIMER_BASE)
Kever Yang34ead0f2019-07-09 22:05:55 +080033 /* If Timer already enabled, don't re-init it */
34 u32 reg = readl(CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG);
35
36 if (reg & TIMER_EN)
37 return;
38
39#ifndef CONFIG_ARM64
40 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Peng Fane7c59392022-04-13 17:47:22 +080041 : : "r"(CONFIG_COUNTER_FREQUENCY));
Kever Yang34ead0f2019-07-09 22:05:55 +080042#endif
43
44 writel(0, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG);
45 writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE);
46 writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE + 4);
47 writel(TIMER_EN | TIMER_FMODE, CONFIG_ROCKCHIP_STIMER_BASE +
48 TIMER_CONTROL_REG);
Johan Jonker5180b1a2022-04-09 18:55:04 +020049#endif
Kever Yang34ead0f2019-07-09 22:05:55 +080050}
51
52void board_init_f(ulong dummy)
53{
54 struct udevice *dev;
55 int ret;
56
Simon Glassf4d60392021-08-08 12:20:12 -060057#if defined(CONFIG_DEBUG_UART) && defined(CONFIG_TPL_SERIAL)
Kever Yang34ead0f2019-07-09 22:05:55 +080058 /*
59 * Debug UART can be used from here if required:
60 *
61 * debug_uart_init();
62 * printch('a');
63 * printhex8(0x1234);
64 * printascii("string");
65 */
66 debug_uart_init();
Chris Webb45dd8012019-07-19 14:23:55 +010067#ifdef CONFIG_TPL_BANNER_PRINT
Kever Yang34ead0f2019-07-09 22:05:55 +080068 printascii("\nU-Boot TPL " PLAIN_VERSION " (" U_BOOT_DATE " - " \
69 U_BOOT_TIME ")\n");
70#endif
Chris Webb45dd8012019-07-19 14:23:55 +010071#endif
Simon Glass91eaa7c2023-01-07 14:57:30 -070072 /* Init secure timer */
73 rockchip_stimer_init();
74
Kever Yang34ead0f2019-07-09 22:05:55 +080075 ret = spl_early_init();
76 if (ret) {
77 debug("spl_early_init() failed: %d\n", ret);
78 hang();
79 }
80
Johan Jonkerfebb9692022-04-09 18:55:05 +020081 /* Init ARM arch timer */
82 if (IS_ENABLED(CONFIG_SYS_ARCH_TIMER))
83 timer_init();
Kever Yang34ead0f2019-07-09 22:05:55 +080084
85 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
86 if (ret) {
87 printf("DRAM init failed: %d\n", ret);
88 return;
89 }
90}
91
Peng Fanaa050c52019-08-07 06:40:53 +000092int board_return_to_bootrom(struct spl_image_info *spl_image,
93 struct spl_boot_device *bootdev)
Kever Yang34ead0f2019-07-09 22:05:55 +080094{
Simon Glass91eaa7c2023-01-07 14:57:30 -070095#ifdef CONFIG_BOOTSTAGE_STASH
96 int ret;
97
98 bootstage_mark_name(BOOTSTAGE_ID_END_TPL, "end tpl");
99 ret = bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR,
100 CONFIG_BOOTSTAGE_STASH_SIZE);
101 if (ret)
102 debug("Failed to stash bootstage: err=%d\n", ret);
103#endif
Kever Yang34ead0f2019-07-09 22:05:55 +0800104 back_to_bootrom(BROM_BOOT_NEXTSTAGE);
Peng Fanaa050c52019-08-07 06:40:53 +0000105
106 return 0;
Kever Yang34ead0f2019-07-09 22:05:55 +0800107}
108
109u32 spl_boot_device(void)
110{
111 return BOOT_DEVICE_BOOTROM;
112}