blob: d44a7f105e67478a290e11596134056835f4bf33 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Priyanka Singha83b8db2020-01-22 10:29:46 +00004 * Copyright 2019-2020 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
Biwen Lif0018f52020-02-05 22:02:17 +080019#undef CONFIG_DM_I2C
Sumit Gargc064fc72017-03-30 09:53:13 +053020#endif
York Sun3e512d82018-06-26 14:48:29 -070021#if defined(CONFIG_SPL_BUILD) && \
22 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053023#define SPL_NO_MMC
24#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070025#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070026 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053027#define SPL_NO_IFC
28#endif
29
Mingkai Hud2396512016-09-07 18:47:28 +080030#define CONFIG_REMAKE_ELF
Mingkai Hud2396512016-09-07 18:47:28 +080031#define CONFIG_GICV2
32
33#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080035
36/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000037#ifdef CONFIG_TFABOOT
38#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
39#else
Mingkai Hud2396512016-09-07 18:47:28 +080040#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000041#endif
Mingkai Hud2396512016-09-07 18:47:28 +080042
Mingkai Hud2396512016-09-07 18:47:28 +080043#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080044
45#define CONFIG_VERY_BIG_RAM
46#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
47#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
49#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
50
Michael Wallef056e0f2020-06-01 21:53:26 +020051#define CPU_RELEASE_ADDR secondary_boot_addr
Mingkai Hud2396512016-09-07 18:47:28 +080052
53/* Generic Timer Definitions */
54#define COUNTER_FREQUENCY 25000000 /* 25MHz */
55
56/* Size of malloc() pool */
57#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
58
59/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080062#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080063
Mingkai Hud2396512016-09-07 18:47:28 +080064#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65
66/* SD boot SPL */
67#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080068#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
69#define CONFIG_SPL_STACK 0x10020000
70#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
71#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
72#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
73#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
74 CONFIG_SPL_BSS_MAX_SIZE)
75#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053076
Udit Agarwal22ec2382019-11-07 16:11:32 +000077#ifdef CONFIG_NXP_ESBC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053078#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
79/*
80 * HDR would be appended at end of image and copied to DDR along
81 * with U-Boot image. Here u-boot max. size is 512K. So if binary
82 * size increases then increase this size in case of secure boot as
83 * it uses raw u-boot image instead of fit image.
84 */
85#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
86#else
87#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000088#endif /* ifdef CONFIG_NXP_ESBC */
Mingkai Hud2396512016-09-07 18:47:28 +080089#endif
90
York Sun3e512d82018-06-26 14:48:29 -070091#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
92#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun3e512d82018-06-26 14:48:29 -070093#define CONFIG_SPL_MAX_SIZE 0x1f000
94#define CONFIG_SPL_STACK 0x10020000
95#define CONFIG_SPL_PAD_TO 0x20000
96#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
97#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
98#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
99 CONFIG_SPL_BSS_MAX_SIZE)
100#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
101#define CONFIG_SYS_MONITOR_LEN 0x100000
York Sun3e512d82018-06-26 14:48:29 -0700102#endif
103
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800104/* NAND SPL */
105#ifdef CONFIG_NAND_BOOT
106#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800107#define CONFIG_SPL_LIBCOMMON_SUPPORT
108#define CONFIG_SPL_LIBGENERIC_SUPPORT
109#define CONFIG_SPL_ENV_SUPPORT
110#define CONFIG_SPL_WATCHDOG_SUPPORT
111#define CONFIG_SPL_I2C_SUPPORT
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800112#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
113
114#define CONFIG_SPL_NAND_SUPPORT
115#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530116#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800117#define CONFIG_SPL_STACK 0x1001f000
118#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
119#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
120
121#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
122#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
123#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
124 CONFIG_SPL_BSS_MAX_SIZE)
125#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
126#define CONFIG_SYS_MONITOR_LEN 0xa0000
127#endif
128
Mingkai Hud2396512016-09-07 18:47:28 +0800129/* I2C */
Biwen Lif0018f52020-02-05 22:02:17 +0800130#ifndef CONFIG_DM_I2C
Mingkai Hud2396512016-09-07 18:47:28 +0800131#define CONFIG_SYS_I2C
Biwen Lif0018f52020-02-05 22:02:17 +0800132#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
133#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
134#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
135#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
136#else
137#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
138#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
139#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800140
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800141/* PCIe */
142#define CONFIG_PCIE1 /* PCIE controller 1 */
143#define CONFIG_PCIE2 /* PCIE controller 2 */
144#define CONFIG_PCIE3 /* PCIE controller 3 */
145
146#ifdef CONFIG_PCI
147#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800148#endif
149
Yuantian Tangd24716d2018-01-03 15:53:09 +0800150/* SATA */
151#ifndef SPL_NO_SATA
152#define CONFIG_SCSI_AHCI_PLAT
153
154#define CONFIG_SYS_SATA AHCI_BASE_ADDR
155
156#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
157#define CONFIG_SYS_SCSI_MAX_LUN 1
158#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
159 CONFIG_SYS_SCSI_MAX_LUN)
160#endif
161
Mingkai Hud2396512016-09-07 18:47:28 +0800162/* MMC */
Sumit Gargc064fc72017-03-30 09:53:13 +0530163#ifndef SPL_NO_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800164#ifdef CONFIG_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800165#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Mingkai Hud2396512016-09-07 18:47:28 +0800166#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530167#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800168
Mingkai Hud2396512016-09-07 18:47:28 +0800169/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530170#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800171#define CONFIG_SYS_DPAA_FMAN
172#ifdef CONFIG_SYS_DPAA_FMAN
173#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530174#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800175
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000176#ifdef CONFIG_TFABOOT
177#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000178#else
Mingkai Hud2396512016-09-07 18:47:28 +0800179#ifdef CONFIG_SD_BOOT
180/*
181 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
182 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800183 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800184 */
Alison Wang42f37802017-05-16 10:45:59 +0800185#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800186#elif defined(CONFIG_QSPI_BOOT)
Alison Wang42f37802017-05-16 10:45:59 +0800187#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800188#elif defined(CONFIG_NAND_BOOT)
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800189#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800190#else
Alison Wang42f37802017-05-16 10:45:59 +0800191#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800192#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000193#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800194#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
195#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
196#endif
197
198/* Miscellaneous configurable options */
199#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800200
201#define CONFIG_HWCONFIG
202#define HWCONFIG_BUFFER_SIZE 128
203
Qianyu Gong6264ab62017-06-15 11:10:09 +0800204#ifndef CONFIG_SPL_BUILD
205#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800206 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800207 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe1721582019-01-29 16:38:37 +0100208 func(USB, usb, 0) \
209 func(DHCP, dhcp, na)
Qianyu Gong6264ab62017-06-15 11:10:09 +0800210#include <config_distro_bootcmd.h>
211#endif
212
Vabhav Sharma51641912019-06-06 12:35:28 +0000213#if defined(CONFIG_TARGET_LS1046AFRWY)
214#define LS1046A_BOOT_SRC_AND_HDR\
215 "boot_scripts=ls1046afrwy_boot.scr\0" \
216 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
Biwen Li88dd2e82020-04-20 18:29:06 +0800217#elif defined(CONFIG_TARGET_LS1046AQDS)
218#define LS1046A_BOOT_SRC_AND_HDR\
219 "boot_scripts=ls1046aqds_boot.scr\0" \
220 "boot_script_hdr=hdr_ls1046aqds_bs.out\0"
Vabhav Sharma51641912019-06-06 12:35:28 +0000221#else
222#define LS1046A_BOOT_SRC_AND_HDR\
223 "boot_scripts=ls1046ardb_boot.scr\0" \
224 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
225#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530226#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800227/* Initial environment variables */
228#define CONFIG_EXTRA_ENV_SETTINGS \
229 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800230 "ramdisk_addr=0x800000\0" \
231 "ramdisk_size=0x2000000\0" \
Yuantian Tange1786d32020-02-19 17:02:22 +0800232 "bootm_size=0x10000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800233 "fdt_addr=0x64f00000\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800234 "kernel_addr=0x61000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800235 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530236 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800237 "fdtheader_addr_r=0x80100000\0" \
238 "kernelheader_addr_r=0x80200000\0" \
239 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530240 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800241 "fdt_addr_r=0x90000000\0" \
242 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800243 "kernel_start=0x1000000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000244 "kernelheader_start=0x600000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800245 "kernel_load=0xa0000000\0" \
246 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530247 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800248 "kernel_addr_sd=0x8000\0" \
249 "kernel_size_sd=0x14000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000250 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530251 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800252 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400253 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800254 BOOTENV \
Vabhav Sharma51641912019-06-06 12:35:28 +0000255 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800256 "scan_dev_for_boot_part=" \
257 "part list ${devtype} ${devnum} devplist; " \
258 "env exists devplist || setenv devplist 1; " \
259 "for distro_bootpart in ${devplist}; do " \
260 "if fstype ${devtype} " \
261 "${devnum}:${distro_bootpart} " \
262 "bootfstype; then " \
263 "run scan_dev_for_boot; " \
264 "fi; " \
265 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530266 "boot_a_script=" \
267 "load ${devtype} ${devnum}:${distro_bootpart} " \
268 "${scriptaddr} ${prefix}${script}; " \
269 "env exists secureboot && load ${devtype} " \
270 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000271 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
272 "env exists secureboot " \
273 "&& esbc_validate ${scripthdraddr};" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530274 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800275 "qspi_bootcmd=echo Trying load from qspi..;" \
276 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530277 "$kernel_start $kernel_size; env exists secureboot " \
278 "&& sf read $kernelheader_addr_r $kernelheader_start " \
279 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
280 "bootm $load_addr#$board\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800281 "nand_bootcmd=echo Trying load from nand..;" \
282 "nand info; nand read $load_addr " \
283 "$kernel_start $kernel_size; env exists secureboot " \
284 "&& nand read $kernelheader_addr_r $kernelheader_start " \
285 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
286 "bootm $load_addr#$board\0" \
287 "nor_bootcmd=echo Trying load from nor..;" \
288 "cp.b $kernel_addr $load_addr " \
289 "$kernel_size; env exists secureboot " \
290 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
291 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
292 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800293 "sd_bootcmd=echo Trying load from SD ..;" \
294 "mmcinfo; mmc read $load_addr " \
295 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530296 "env exists secureboot && mmc read $kernelheader_addr_r " \
297 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
298 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800299 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800300
Sumit Gargc064fc72017-03-30 09:53:13 +0530301#endif
302
Mingkai Hud2396512016-09-07 18:47:28 +0800303/* Monitor Command Prompt */
304#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530305
Mingkai Hud2396512016-09-07 18:47:28 +0800306#define CONFIG_SYS_MAXARGS 64 /* max command args */
307
308#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
309
Simon Glass89e0a3a2017-05-17 08:23:10 -0600310#include <asm/arch/soc.h>
311
Mingkai Hud2396512016-09-07 18:47:28 +0800312#endif /* __LS1046A_COMMON_H */