blob: e09ca3313dd3cbc4627094ff81b9676a78293276 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
11#include <common.h>
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010012#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060014#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060015#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Simon Glass274e0b02020-05-10 11:39:56 -060022#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070023#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010024#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070025#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010026#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020027#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060028#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053029#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080030#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053031#include <asm/io.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080032#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053033#include "designware.h"
34
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040035static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
36{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010037 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
38 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040039 ulong start;
40 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050041 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040042
43 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
44 ((reg << MIIREGSHIFT) & MII_REGMSK);
45
46 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
47
48 start = get_timer(0);
49 while (get_timer(start) < timeout) {
50 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
51 return readl(&mac_p->miidata);
52 udelay(10);
53 };
54
Simon Glasse50c4d12015-04-05 16:07:40 -060055 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040056}
57
58static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
59 u16 val)
60{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010061 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
62 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040063 ulong start;
64 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050065 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040066
67 writel(val, &mac_p->miidata);
68 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
69 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
70
71 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
72
73 start = get_timer(0);
74 while (get_timer(start) < timeout) {
75 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
76 ret = 0;
77 break;
78 }
79 udelay(10);
80 };
81
82 return ret;
83}
84
Tom Rinie4bb4a22022-11-27 10:25:07 -050085#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020086static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010087{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010088 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070089 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010090 int ret;
91
92 if (!dm_gpio_is_valid(&priv->reset_gpio))
93 return 0;
94
95 /* reset the phy */
96 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
97 if (ret)
98 return ret;
99
100 udelay(pdata->reset_delays[0]);
101
102 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
103 if (ret)
104 return ret;
105
106 udelay(pdata->reset_delays[1]);
107
108 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
109 if (ret)
110 return ret;
111
112 udelay(pdata->reset_delays[2]);
113
114 return 0;
115}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200116
117static int dw_mdio_reset(struct mii_dev *bus)
118{
119 struct udevice *dev = bus->priv;
120
121 return __dw_mdio_reset(dev);
122}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100123#endif
124
Neil Armstrong47318c92021-02-24 15:02:39 +0100125#if IS_ENABLED(CONFIG_DM_MDIO)
126int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
127{
128 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
129
130 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
131}
132
133int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
134{
135 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
136
137 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
138}
139
140#if CONFIG_IS_ENABLED(DM_GPIO)
141int designware_eth_mdio_reset(struct udevice *mdio_dev)
142{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200143 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
144 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100145
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200146 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100147}
148#endif
149
150static const struct mdio_ops designware_eth_mdio_ops = {
151 .read = designware_eth_mdio_read,
152 .write = designware_eth_mdio_write,
153#if CONFIG_IS_ENABLED(DM_GPIO)
154 .reset = designware_eth_mdio_reset,
155#endif
156};
157
158static int designware_eth_mdio_probe(struct udevice *dev)
159{
160 /* Use the priv data of parent */
161 dev_set_priv(dev, dev_get_priv(dev->parent));
162
163 return 0;
164}
165
166U_BOOT_DRIVER(designware_eth_mdio) = {
167 .name = "eth_designware_mdio",
168 .id = UCLASS_MDIO,
169 .probe = designware_eth_mdio_probe,
170 .ops = &designware_eth_mdio_ops,
171 .plat_auto = sizeof(struct mdio_perdev_priv),
172};
173#endif
174
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100175static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400176{
177 struct mii_dev *bus = mdio_alloc();
178
179 if (!bus) {
180 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600181 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400182 }
183
184 bus->read = dw_mdio_read;
185 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000186 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500187#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100188 bus->reset = dw_mdio_reset;
189#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400190
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100191 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400192
193 return mdio_register(bus);
194}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000195
Neil Armstrong47318c92021-02-24 15:02:39 +0100196#if IS_ENABLED(CONFIG_DM_MDIO)
197static int dw_dm_mdio_init(const char *name, void *priv)
198{
199 struct udevice *dev = priv;
200 ofnode node;
201 int ret;
202
203 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
204 const char *subnode_name = ofnode_get_name(node);
205 struct udevice *mdiodev;
206
207 if (strcmp(subnode_name, "mdio"))
208 continue;
209
210 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
211 subnode_name, node, &mdiodev);
212 if (ret)
213 debug("%s: not able to bind mdio device node\n", __func__);
214
215 return 0;
216 }
217
218 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
219
220 return dw_mdio_init(name, priv);
221}
222#endif
223
Simon Glasse50c4d12015-04-05 16:07:40 -0600224static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530225{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530226 struct eth_dma_regs *dma_p = priv->dma_regs_p;
227 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
228 char *txbuffs = &priv->txbuffs[0];
229 struct dmamacdescr *desc_p;
230 u32 idx;
231
Tom Rini364d0022023-01-10 11:19:45 -0500232 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530233 desc_p = &desc_table_p[idx];
Tom Rini364d0022023-01-10 11:19:45 -0500234 desc_p->dmamac_addr = (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200235 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR1f873122010-06-29 10:53:34 +0530236
237#if defined(CONFIG_DW_ALTDESCRIPTOR)
238 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100239 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
240 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530241 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
242
243 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
244 desc_p->dmamac_cntl = 0;
245 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
246#else
247 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
248 desc_p->txrx_status = 0;
249#endif
250 }
251
252 /* Correcting the last pointer of the chain */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200253 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR1f873122010-06-29 10:53:34 +0530254
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400255 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200256 flush_dcache_range((ulong)priv->tx_mac_descrtable,
257 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400258 sizeof(priv->tx_mac_descrtable));
259
Vipin KUMAR1f873122010-06-29 10:53:34 +0530260 writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400261 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530262}
263
Simon Glasse50c4d12015-04-05 16:07:40 -0600264static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530265{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530266 struct eth_dma_regs *dma_p = priv->dma_regs_p;
267 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
268 char *rxbuffs = &priv->rxbuffs[0];
269 struct dmamacdescr *desc_p;
270 u32 idx;
271
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400272 /* Before passing buffers to GMAC we need to make sure zeros
273 * written there right after "priv" structure allocation were
274 * flushed into RAM.
275 * Otherwise there's a chance to get some of them flushed in RAM when
276 * GMAC is already pushing data to RAM via DMA. This way incoming from
277 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200278 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400279
Tom Rini364d0022023-01-10 11:19:45 -0500280 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530281 desc_p = &desc_table_p[idx];
Tom Rini364d0022023-01-10 11:19:45 -0500282 desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200283 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR1f873122010-06-29 10:53:34 +0530284
285 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100286 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530287 DESC_RXCTRL_RXCHAIN;
288
289 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
290 }
291
292 /* Correcting the last pointer of the chain */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200293 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR1f873122010-06-29 10:53:34 +0530294
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400295 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200296 flush_dcache_range((ulong)priv->rx_mac_descrtable,
297 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400298 sizeof(priv->rx_mac_descrtable));
299
Vipin KUMAR1f873122010-06-29 10:53:34 +0530300 writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400301 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530302}
303
Simon Glasse50c4d12015-04-05 16:07:40 -0600304static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530305{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400306 struct eth_mac_regs *mac_p = priv->mac_regs_p;
307 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400308
309 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
310 (mac_id[3] << 24);
311 macid_hi = mac_id[4] + (mac_id[5] << 8);
312
313 writel(macid_hi, &mac_p->macaddr0hi);
314 writel(macid_lo, &mac_p->macaddr0lo);
315
316 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530317}
318
Simon Glass4afa85e2017-01-11 11:46:08 +0100319static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
320 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530321{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400322 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530323
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400324 if (!phydev->link) {
325 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100326 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400327 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530328
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400329 if (phydev->speed != 1000)
330 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300331 else
332 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530333
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400334 if (phydev->speed == 100)
335 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530336
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400337 if (phydev->duplex)
338 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000339
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400340 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530341
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400342 printf("Speed: %d, %s duplex%s\n", phydev->speed,
343 (phydev->duplex) ? "full" : "half",
344 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100345
346 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530347}
348
Simon Glasse50c4d12015-04-05 16:07:40 -0600349static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530350{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530351 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400352 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530353
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400354 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
355 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530356
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400357 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530358}
359
Simon Glassc154fc02017-01-11 11:46:10 +0100360int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530361{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530362 struct eth_mac_regs *mac_p = priv->mac_regs_p;
363 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400364 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600365 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530366
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400367 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000368
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200369 /*
370 * When a MII PHY is used, we must set the PS bit for the DMA
371 * reset to succeed.
372 */
373 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
374 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
375 else
376 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
377
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400378 start = get_timer(0);
379 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500380 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300381 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600382 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300383 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200384
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400385 mdelay(100);
386 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530387
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800388 /*
389 * Soft reset above clears HW address registers.
390 * So we have to set it here once again.
391 */
392 _dw_write_hwaddr(priv, enetaddr);
393
Simon Glasse50c4d12015-04-05 16:07:40 -0600394 rx_descs_init(priv);
395 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530396
Ian Campbell4164b742014-05-08 22:26:35 +0100397 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530398
Sonic Zhangb917b622015-01-29 14:38:50 +0800399#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400400 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
401 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800402#else
403 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
404 &dma_p->opmode);
405#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530406
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400407 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530408
Sonic Zhang962c95c2015-01-29 13:37:31 +0800409#ifdef CONFIG_DW_AXI_BURST_LEN
410 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
411#endif
412
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400413 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600414 ret = phy_startup(priv->phydev);
415 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400416 printf("Could not initialize PHY %s\n",
417 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600418 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530419 }
420
Simon Glass4afa85e2017-01-11 11:46:08 +0100421 ret = dw_adjust_link(priv, mac_p, priv->phydev);
422 if (ret)
423 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530424
Simon Glass3240e942017-01-11 11:46:09 +0100425 return 0;
426}
427
Simon Glassc154fc02017-01-11 11:46:10 +0100428int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100429{
430 struct eth_mac_regs *mac_p = priv->mac_regs_p;
431
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400432 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600433 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530434
Armando Visconti038c9d52012-03-26 00:09:55 +0000435 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530436
437 return 0;
438}
439
Florian Fainelli65f686b2017-12-09 14:59:55 -0800440#define ETH_ZLEN 60
441
Simon Glasse50c4d12015-04-05 16:07:40 -0600442static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530443{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530444 struct eth_dma_regs *dma_p = priv->dma_regs_p;
445 u32 desc_num = priv->tx_currdescnum;
446 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200447 ulong desc_start = (ulong)desc_p;
448 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200449 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200450 ulong data_start = desc_p->dmamac_addr;
451 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100452 /*
453 * Strictly we only need to invalidate the "txrx_status" field
454 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200455 * invalidate only 4 bytes, so we flush the entire descriptor,
456 * which is 16 bytes in total. This is safe because the
457 * individual descriptors in the array are each aligned to
458 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100459 */
Marek Vasut15193042014-09-15 01:05:23 +0200460 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400461
Vipin KUMAR1f873122010-06-29 10:53:34 +0530462 /* Check if the descriptor is owned by CPU */
463 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
464 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600465 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530466 }
467
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200468 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100469 if (length < ETH_ZLEN) {
470 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
471 length = ETH_ZLEN;
472 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530473
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400474 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200475 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400476
Vipin KUMAR1f873122010-06-29 10:53:34 +0530477#if defined(CONFIG_DW_ALTDESCRIPTOR)
478 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100479 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
480 ((length << DESC_TXCTRL_SIZE1SHFT) &
481 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530482
483 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
484 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
485#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100486 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
487 ((length << DESC_TXCTRL_SIZE1SHFT) &
488 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
489 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530490
491 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
492#endif
493
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400494 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200495 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400496
Vipin KUMAR1f873122010-06-29 10:53:34 +0530497 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500498 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530499 desc_num = 0;
500
501 priv->tx_currdescnum = desc_num;
502
503 /* Start the transmission */
504 writel(POLL_DATA, &dma_p->txpolldemand);
505
506 return 0;
507}
508
Simon Glass90e627b2015-04-05 16:07:41 -0600509static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530510{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400511 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530512 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600513 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200514 ulong desc_start = (ulong)desc_p;
515 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200516 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200517 ulong data_start = desc_p->dmamac_addr;
518 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530519
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400520 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200521 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400522
523 status = desc_p->txrx_status;
524
Vipin KUMAR1f873122010-06-29 10:53:34 +0530525 /* Check if the owner is the CPU */
526 if (!(status & DESC_RXSTS_OWNBYDMA)) {
527
Marek Vasut4ab539a2015-12-20 03:59:23 +0100528 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530529 DESC_RXSTS_FRMLENSHFT;
530
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400531 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200532 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
533 invalidate_dcache_range(data_start, data_end);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200534 *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
Simon Glass90e627b2015-04-05 16:07:41 -0600535 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400536
Simon Glass90e627b2015-04-05 16:07:41 -0600537 return length;
538}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530539
Simon Glass90e627b2015-04-05 16:07:41 -0600540static int _dw_free_pkt(struct dw_eth_dev *priv)
541{
542 u32 desc_num = priv->rx_currdescnum;
543 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200544 ulong desc_start = (ulong)desc_p;
545 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600546 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530547
Simon Glass90e627b2015-04-05 16:07:41 -0600548 /*
549 * Make the current descriptor valid again and go to
550 * the next one
551 */
552 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400553
Simon Glass90e627b2015-04-05 16:07:41 -0600554 /* Flush only status field - others weren't changed */
555 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530556
Simon Glass90e627b2015-04-05 16:07:41 -0600557 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500558 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600559 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530560 priv->rx_currdescnum = desc_num;
561
Simon Glass90e627b2015-04-05 16:07:41 -0600562 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530563}
564
Simon Glasse50c4d12015-04-05 16:07:40 -0600565static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530566{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400567 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100568 int ret;
569
Tom Rinie4bb4a22022-11-27 10:25:07 -0500570#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100571 phydev = dm_eth_phy_connect(dev);
572 if (!phydev)
573 return -ENODEV;
574#else
575 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530576
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400577#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200578 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530579#endif
580
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200581 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400582 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600583 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100584#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530585
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400586 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300587 if (priv->max_speed) {
588 ret = phy_set_supported(phydev, priv->max_speed);
589 if (ret)
590 return ret;
591 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400592 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530593
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400594 priv->phydev = phydev;
595 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530596
Simon Glasse50c4d12015-04-05 16:07:40 -0600597 return 0;
598}
Simon Glass90e627b2015-04-05 16:07:41 -0600599
Simon Glass90e627b2015-04-05 16:07:41 -0600600static int designware_eth_start(struct udevice *dev)
601{
Simon Glassfa20e932020-12-03 16:55:20 -0700602 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100603 struct dw_eth_dev *priv = dev_get_priv(dev);
604 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600605
Simon Glassc154fc02017-01-11 11:46:10 +0100606 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100607 if (ret)
608 return ret;
609 ret = designware_eth_enable(priv);
610 if (ret)
611 return ret;
612
613 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600614}
615
Simon Glassc154fc02017-01-11 11:46:10 +0100616int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600617{
618 struct dw_eth_dev *priv = dev_get_priv(dev);
619
620 return _dw_eth_send(priv, packet, length);
621}
622
Simon Glassc154fc02017-01-11 11:46:10 +0100623int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600624{
625 struct dw_eth_dev *priv = dev_get_priv(dev);
626
627 return _dw_eth_recv(priv, packetp);
628}
629
Simon Glassc154fc02017-01-11 11:46:10 +0100630int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600631{
632 struct dw_eth_dev *priv = dev_get_priv(dev);
633
634 return _dw_free_pkt(priv);
635}
636
Simon Glassc154fc02017-01-11 11:46:10 +0100637void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600638{
639 struct dw_eth_dev *priv = dev_get_priv(dev);
640
641 return _dw_eth_halt(priv);
642}
643
Simon Glassc154fc02017-01-11 11:46:10 +0100644int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600645{
Simon Glassfa20e932020-12-03 16:55:20 -0700646 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600647 struct dw_eth_dev *priv = dev_get_priv(dev);
648
649 return _dw_write_hwaddr(priv, pdata->enetaddr);
650}
651
Bin Menged89bd72015-09-11 03:24:35 -0700652static int designware_eth_bind(struct udevice *dev)
653{
Simon Glass900f0da2021-08-01 18:54:34 -0600654 if (IS_ENABLED(CONFIG_PCI)) {
655 static int num_cards;
656 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700657
Simon Glass900f0da2021-08-01 18:54:34 -0600658 /* Create a unique device name for PCI type devices */
659 if (device_is_on_pci_bus(dev)) {
660 sprintf(name, "eth_designware#%u", num_cards++);
661 device_set_name(dev, name);
662 }
Bin Menged89bd72015-09-11 03:24:35 -0700663 }
Bin Menged89bd72015-09-11 03:24:35 -0700664
665 return 0;
666}
667
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100668int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600669{
Simon Glassfa20e932020-12-03 16:55:20 -0700670 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600671 struct dw_eth_dev *priv = dev_get_priv(dev);
Bin Mengdfc90f52015-09-03 05:37:29 -0700672 u32 iobase = pdata->iobase;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200673 ulong ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200674 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800675 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100676#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200677 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100678
679 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200680 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
681 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100682 if (clock_nb > 0) {
683 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
684 GFP_KERNEL);
685 if (!priv->clocks)
686 return -ENOMEM;
687
688 for (i = 0; i < clock_nb; i++) {
689 err = clk_get_by_index(dev, i, &priv->clocks[i]);
690 if (err < 0)
691 break;
692
693 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300694 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100695 pr_err("failed to enable clock %d\n", i);
696 clk_free(&priv->clocks[i]);
697 goto clk_err;
698 }
699 priv->clock_count++;
700 }
701 } else if (clock_nb != -ENOENT) {
702 pr_err("failed to get clock phandle(%d)\n", clock_nb);
703 return clock_nb;
704 }
705#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600706
Jacob Chen7ceacea2017-03-27 16:54:17 +0800707#if defined(CONFIG_DM_REGULATOR)
708 struct udevice *phy_supply;
709
710 ret = device_get_supply_regulator(dev, "phy-supply",
711 &phy_supply);
712 if (ret) {
713 debug("%s: No phy supply\n", dev->name);
714 } else {
715 ret = regulator_set_enable(phy_supply, true);
716 if (ret) {
717 puts("Error enabling phy supply\n");
718 return ret;
719 }
720 }
721#endif
722
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800723 ret = reset_get_bulk(dev, &reset_bulk);
724 if (ret)
725 dev_warn(dev, "Can't get reset: %d\n", ret);
726 else
727 reset_deassert_bulk(&reset_bulk);
728
Bin Menged89bd72015-09-11 03:24:35 -0700729 /*
730 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700731 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700732 */
Simon Glass900f0da2021-08-01 18:54:34 -0600733 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Bin Menged89bd72015-09-11 03:24:35 -0700734 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
735 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
Bin Meng6c3300c2016-02-02 05:58:00 -0800736 iobase = dm_pci_mem_to_phys(dev, iobase);
Bin Menged89bd72015-09-11 03:24:35 -0700737
738 pdata->iobase = iobase;
739 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
740 }
Bin Menged89bd72015-09-11 03:24:35 -0700741
Bin Mengdfc90f52015-09-03 05:37:29 -0700742 debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200743 ioaddr = iobase;
744 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
745 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600746 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300747 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600748
Neil Armstrong47318c92021-02-24 15:02:39 +0100749#if IS_ENABLED(CONFIG_DM_MDIO)
750 ret = dw_dm_mdio_init(dev->name, dev);
751#else
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200752 ret = dw_mdio_init(dev->name, dev);
Neil Armstrong47318c92021-02-24 15:02:39 +0100753#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200754 if (ret) {
755 err = ret;
756 goto mdio_err;
757 }
Simon Glass90e627b2015-04-05 16:07:41 -0600758 priv->bus = miiphy_get_dev_by_name(dev->name);
759
760 ret = dw_phy_init(priv, dev);
761 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200762 if (!ret)
763 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600764
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200765 /* continue here for cleanup if no PHY found */
766 err = ret;
767 mdio_unregister(priv->bus);
768 mdio_free(priv->bus);
769mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100770
771#ifdef CONFIG_CLK
772clk_err:
773 ret = clk_release_all(priv->clocks, priv->clock_count);
774 if (ret)
775 pr_err("failed to disable all clocks\n");
776
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100777#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200778 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600779}
780
Bin Mengf0f02772015-10-07 21:32:38 -0700781static int designware_eth_remove(struct udevice *dev)
782{
783 struct dw_eth_dev *priv = dev_get_priv(dev);
784
785 free(priv->phydev);
786 mdio_unregister(priv->bus);
787 mdio_free(priv->bus);
788
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100789#ifdef CONFIG_CLK
790 return clk_release_all(priv->clocks, priv->clock_count);
791#else
Bin Mengf0f02772015-10-07 21:32:38 -0700792 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100793#endif
Bin Mengf0f02772015-10-07 21:32:38 -0700794}
795
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100796const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -0600797 .start = designware_eth_start,
798 .send = designware_eth_send,
799 .recv = designware_eth_recv,
800 .free_pkt = designware_eth_free_pkt,
801 .stop = designware_eth_stop,
802 .write_hwaddr = designware_eth_write_hwaddr,
803};
804
Simon Glassaad29ae2020-12-03 16:55:21 -0700805int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600806{
Simon Glassfa20e932020-12-03 16:55:20 -0700807 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -0700808#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100809 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300810#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100811 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -0700812#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100813 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300814#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100815 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600816
Philipp Tomsichdcf87632017-09-11 22:04:13 +0200817 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +0200818 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200819 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -0600820 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -0600821
Philipp Tomsichdcf87632017-09-11 22:04:13 +0200822 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +0300823
Simon Glassfa4689a2019-12-06 21:41:35 -0700824#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +0200825 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100826 reset_flags |= GPIOD_ACTIVE_LOW;
827
828 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
829 &priv->reset_gpio, reset_flags);
830 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +0200831 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
832 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100833 } else if (ret == -ENOENT) {
834 ret = 0;
835 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +0300836#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100837
838 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600839}
840
841static const struct udevice_id designware_eth_ids[] = {
842 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +0200843 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +0100844 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +0300845 { .compatible = "snps,arc-dwmac-3.70a" },
Simon Glass90e627b2015-04-05 16:07:41 -0600846 { }
847};
848
Marek Vasut7e7e6172015-07-25 18:42:34 +0200849U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -0600850 .name = "eth_designware",
851 .id = UCLASS_ETH,
852 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700853 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -0700854 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -0600855 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -0700856 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -0600857 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700858 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -0700859 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -0600860 .flags = DM_FLAG_ALLOC_PRIV_DMA,
861};
Bin Menged89bd72015-09-11 03:24:35 -0700862
863static struct pci_device_id supported[] = {
864 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
865 { }
866};
867
868U_BOOT_PCI_DEVICE(eth_designware, supported);