blob: cf9809df49de97794caefb07ae6af000051fa8de [file] [log] [blame]
Joe Hammana7114d02007-12-13 06:45:14 -06001/*
Paul Gortmakerf5c69a52009-09-20 20:36:06 -04002 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hammana7114d02007-12-13 06:45:14 -06003 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Joe Hammana7114d02007-12-13 06:45:14 -06007 */
8
9/*
10 * sbc8548 board configuration file
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040011 * Please refer to doc/README.sbc8548 for more info.
Joe Hammana7114d02007-12-13 06:45:14 -060012 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040016/*
17 * Top level Makefile configuration choices
18 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020019#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +000020#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040021#define CONFIG_PCI1
22#endif
23
Wolfgang Denkdc25d152010-10-04 19:58:00 +020024#ifdef CONFIG_66
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040025#define CONFIG_SYS_CLK_DIV 1
26#endif
27
Wolfgang Denkdc25d152010-10-04 19:58:00 +020028#ifdef CONFIG_33
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040029#define CONFIG_SYS_CLK_DIV 2
30#endif
31
Wolfgang Denkdc25d152010-10-04 19:58:00 +020032#ifdef CONFIG_PCIE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040033#define CONFIG_PCIE1
34#endif
35
36/*
37 * High Level Configuration Options
38 */
Joe Hammana7114d02007-12-13 06:45:14 -060039#define CONFIG_SBC8548 1 /* SBC8548 board specific */
40
Paul Gortmaker626fa262011-12-30 23:53:08 -050041/*
42 * If you want to boot from the SODIMM flash, instead of the soldered
43 * on flash, set this, and change JP12, SW2:8 accordingly.
44 */
45#undef CONFIG_SYS_ALT_BOOT
46
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020047#ifndef CONFIG_SYS_TEXT_BASE
Paul Gortmaker626fa262011-12-30 23:53:08 -050048#ifdef CONFIG_SYS_ALT_BOOT
49#define CONFIG_SYS_TEXT_BASE 0xfff00000
50#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020051#define CONFIG_SYS_TEXT_BASE 0xfffa0000
52#endif
Paul Gortmaker626fa262011-12-30 23:53:08 -050053#endif
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054
Joe Hammana7114d02007-12-13 06:45:14 -060055#undef CONFIG_RIO
Paul Gortmaker3bff6422009-09-20 20:36:05 -040056
57#ifdef CONFIG_PCI
58#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
59#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
60#endif
61#ifdef CONFIG_PCIE1
62#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
63#endif
Joe Hammana7114d02007-12-13 06:45:14 -060064
65#define CONFIG_TSEC_ENET /* tsec ethernet support */
66#define CONFIG_ENV_OVERWRITE
Joe Hammana7114d02007-12-13 06:45:14 -060067
Joe Hammana7114d02007-12-13 06:45:14 -060068#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
69
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040070/*
71 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
72 */
73#ifndef CONFIG_SYS_CLK_DIV
74#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
75#endif
76#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -060077
78/*
79 * These can be toggled for performance analysis, otherwise use default.
80 */
81#define CONFIG_L2_CACHE /* toggle L2 cache */
82#define CONFIG_BTB /* toggle branch predition */
Joe Hammana7114d02007-12-13 06:45:14 -060083
84/*
85 * Only possible on E500 Version 2 or newer cores.
86 */
87#define CONFIG_ENABLE_36BIT_PHYS 1
88
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
90#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
91#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hammana7114d02007-12-13 06:45:14 -060092
Timur Tabid8f341c2011-08-04 18:03:41 -050093#define CONFIG_SYS_CCSRBAR 0xe0000000
94#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hammana7114d02007-12-13 06:45:14 -060095
Kumar Galaf9902002008-08-26 23:15:28 -050096/* DDR Setup */
Kumar Galaf9902002008-08-26 23:15:28 -050097#undef CONFIG_FSL_DDR_INTERACTIVE
Paul Gortmaker17f91842011-12-30 23:53:10 -050098#undef CONFIG_DDR_ECC /* only for ECC DDR module */
99/*
100 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
101 * to collide, meaning you couldn't reliably read either. So
102 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker2467e762011-12-30 23:53:12 -0500103 * before enabling the two SPD options below, or check that you
104 * have the hardware fix on your board via "i2c probe" and looking
105 * for a device at 0x53.
Paul Gortmaker17f91842011-12-30 23:53:10 -0500106 */
Kumar Galaf9902002008-08-26 23:15:28 -0500107#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
108#undef CONFIG_DDR_SPD
Kumar Galaf9902002008-08-26 23:15:28 -0500109
110#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
111#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
114#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -0500115#define CONFIG_VERY_BIG_RAM
116
Kumar Galaf9902002008-08-26 23:15:28 -0500117#define CONFIG_DIMM_SLOTS_PER_CTLR 1
118#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600119
Paul Gortmaker2467e762011-12-30 23:53:12 -0500120/*
121 * The hardware fix for the I2C address collision puts the DDR
122 * SPD at 0x53, but if we are running on an older board w/o the
123 * fix, it will still be at 0x51. We check 0x53 1st.
124 */
Kumar Galaf9902002008-08-26 23:15:28 -0500125#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker2467e762011-12-30 23:53:12 -0500126#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600127
128/*
129 * Make sure required options are set
130 */
131#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker6840d882011-12-30 23:53:11 -0500133 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hammana7114d02007-12-13 06:45:14 -0600134#endif
135
136#undef CONFIG_CLOCKS_IN_MHZ
137
138/*
139 * FLASH on the Local Bus
140 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmaker626fa262011-12-30 23:53:08 -0500141 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
142 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hammana7114d02007-12-13 06:45:14 -0600143 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500144 * Default:
145 * ec00_0000 efff_ffff 64MB SODIMM
146 * ff80_0000 ffff_ffff 8MB soldered flash
147 *
148 * Alternate:
149 * ef80_0000 efff_ffff 8MB soldered flash
150 * fc00_0000 ffff_ffff 64MB SODIMM
151 *
152 * BR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600153 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
154 * Port Size = 8 bits = BRx[19:20] = 01
155 * Use GPCM = BRx[24:26] = 000
156 * Valid = BRx[31] = 1
157 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500158 * BR0_64M:
159 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600160 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmaker626fa262011-12-30 23:53:08 -0500161 *
162 * 0 4 8 12 16 20 24 28
163 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
164 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
165 */
166#define CONFIG_SYS_BR0_8M 0xff800801
167#define CONFIG_SYS_BR0_64M 0xfc001801
168
169/*
170 * BR6_8M:
171 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
172 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hammana7114d02007-12-13 06:45:14 -0600173 * Use GPCM = BRx[24:26] = 000
174 * Valid = BRx[31] = 1
Paul Gortmaker626fa262011-12-30 23:53:08 -0500175
176 * BR6_64M:
177 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
178 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hammana7114d02007-12-13 06:45:14 -0600179 *
180 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500181 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
182 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
183 */
184#define CONFIG_SYS_BR6_8M 0xef800801
185#define CONFIG_SYS_BR6_64M 0xec001801
186
187/*
188 * OR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600189 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
190 * XAM = OR0[17:18] = 11
191 * CSNT = OR0[20] = 1
192 * ACS = half cycle delay = OR0[21:22] = 11
193 * SCY = 6 = OR0[24:27] = 0110
194 * TRLX = use relaxed timing = OR0[29] = 1
195 * EAD = use external address latch delay = OR0[31] = 1
196 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500197 * OR0_64M:
198 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600199 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500200 *
201 * 0 4 8 12 16 20 24 28
202 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
203 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
204 */
205#define CONFIG_SYS_OR0_8M 0xff806e65
206#define CONFIG_SYS_OR0_64M 0xfc006e65
207
208/*
209 * OR6_8M:
210 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600211 * XAM = OR6[17:18] = 11
212 * CSNT = OR6[20] = 1
213 * ACS = half cycle delay = OR6[21:22] = 11
214 * SCY = 6 = OR6[24:27] = 0110
215 * TRLX = use relaxed timing = OR6[29] = 1
216 * EAD = use external address latch delay = OR6[31] = 1
217 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500218 * OR6_64M:
219 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
220 *
Joe Hammana7114d02007-12-13 06:45:14 -0600221 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500222 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
223 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600224 */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500225#define CONFIG_SYS_OR6_8M 0xff806e65
226#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600227
Paul Gortmaker626fa262011-12-30 23:53:08 -0500228#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500230#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500231
232#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
233#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hammana7114d02007-12-13 06:45:14 -0600234
Paul Gortmaker626fa262011-12-30 23:53:08 -0500235#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
236#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
237#else /* JP12 in alternate position */
238#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
239#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hammana7114d02007-12-13 06:45:14 -0600240
Paul Gortmaker626fa262011-12-30 23:53:08 -0500241#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
242#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600243
Paul Gortmaker626fa262011-12-30 23:53:08 -0500244#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
245#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
246#endif
247
248#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400249#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
250 CONFIG_SYS_ALT_FLASH}
251#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
252#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#undef CONFIG_SYS_FLASH_CHECKSUM
254#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
255#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600256
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200257#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600258
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200259#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_FLASH_CFI
261#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600262
263/* CS5 = Local bus peripherals controlled by the EPLD */
264
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_BR5_PRELIM 0xf8000801
266#define CONFIG_SYS_OR5_PRELIM 0xff006e65
267#define CONFIG_SYS_EPLD_BASE 0xf8000000
268#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
269#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
270#define CONFIG_SYS_BD_REV 0xf8300000
271#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600272
273/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400274 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker17f91842011-12-30 23:53:10 -0500275 * Note that most boards have a hardware errata where both the
276 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
277 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker2467e762011-12-30 23:53:12 -0500278 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hammana7114d02007-12-13 06:45:14 -0600279 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400281#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600282
283/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400284 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600286 *
287 * For BR3, need:
288 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
289 * port-size = 32-bits = BR2[19:20] = 11
290 * no parity checking = BR2[21:22] = 00
291 * SDRAM for MSEL = BR2[24:26] = 011
292 * Valid = BR[31] = 1
293 *
294 * 0 4 8 12 16 20 24 28
295 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
296 *
297 */
298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600300
301/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400302 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600303 *
304 * For OR3, need:
305 * 64MB mask for AM, OR3[0:7] = 1111 1100
306 * XAM, OR3[17:18] = 11
307 * 10 columns OR3[19-21] = 011
308 * 12 rows OR3[23-25] = 011
309 * EAD set for extra time OR[31] = 0
310 *
311 * 0 4 8 12 16 20 24 28
312 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
313 */
314
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600316
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400317/*
318 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
319 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
320 *
321 * For BR4, need:
322 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
323 * port-size = 32-bits = BR2[19:20] = 11
324 * no parity checking = BR2[21:22] = 00
325 * SDRAM for MSEL = BR2[24:26] = 011
326 * Valid = BR[31] = 1
327 *
328 * 0 4 8 12 16 20 24 28
329 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
330 *
331 */
332
333#define CONFIG_SYS_BR4_PRELIM 0xf4001861
334
335/*
336 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
337 *
338 * For OR4, need:
339 * 64MB mask for AM, OR3[0:7] = 1111 1100
340 * XAM, OR3[17:18] = 11
341 * 10 columns OR3[19-21] = 011
342 * 12 rows OR3[23-25] = 011
343 * EAD set for extra time OR[31] = 0
344 *
345 * 0 4 8 12 16 20 24 28
346 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
347 */
348
349#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
352#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
353#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
354#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600355
356/*
Joe Hammana7114d02007-12-13 06:45:14 -0600357 * Common settings for all Local Bus SDRAM commands.
Joe Hammana7114d02007-12-13 06:45:14 -0600358 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500359#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500360 | LSDMR_BSMA1516 \
361 | LSDMR_PRETOACT3 \
362 | LSDMR_ACTTORW3 \
363 | LSDMR_BUFCMD \
Kumar Gala727c6a62009-03-26 01:34:38 -0500364 | LSDMR_BL8 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500365 | LSDMR_WRC2 \
Kumar Gala727c6a62009-03-26 01:34:38 -0500366 | LSDMR_CL3 \
Joe Hammana7114d02007-12-13 06:45:14 -0600367 )
368
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500369#define CONFIG_SYS_LBC_LSDMR_PCHALL \
370 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
371#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
372 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
373#define CONFIG_SYS_LBC_LSDMR_MRW \
374 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
375#define CONFIG_SYS_LBC_LSDMR_RFEN \
376 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
377
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_INIT_RAM_LOCK 1
379#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200380#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600383
Wolfgang Denk0191e472010-10-26 14:34:52 +0200384#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600386
Paul Gortmaker46b47652009-09-25 11:14:11 -0400387/*
388 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200389 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmaker46b47652009-09-25 11:14:11 -0400390 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200391 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmaker46b47652009-09-25 11:14:11 -0400392 * thing for MONITOR_LEN in both cases.
393 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200394#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmaker626fa262011-12-30 23:53:08 -0500395#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600396
397/* Serial Port */
398#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_NS16550_SERIAL
400#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmakerf5c69a52009-09-20 20:36:06 -0400401#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -0600402
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600404 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
405
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
407#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600408
Joe Hammana7114d02007-12-13 06:45:14 -0600409/*
410 * I2C
411 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200412#define CONFIG_SYS_I2C
413#define CONFIG_SYS_I2C_FSL
414#define CONFIG_SYS_FSL_I2C_SPEED 400000
415#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
416#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hammana7114d02007-12-13 06:45:14 -0600418
419/*
420 * General PCI
421 * Memory space is mapped 1-1, but I/O space must start from 0.
422 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400423#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600425
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400426#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
427#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
428#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400430#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
431#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
432#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
433#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600434
435#ifdef CONFIG_PCIE1
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400436#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
437#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
438#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400440#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
441#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
442#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
443#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600444#endif
445
446#ifdef CONFIG_RIO
447/*
448 * RapidIO MMU
449 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
451#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600452#endif
453
Joe Hammana7114d02007-12-13 06:45:14 -0600454#if defined(CONFIG_PCI)
Joe Hammana7114d02007-12-13 06:45:14 -0600455#undef CONFIG_EEPRO100
456#undef CONFIG_TULIP
457
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400458#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hammana7114d02007-12-13 06:45:14 -0600459
Joe Hammana7114d02007-12-13 06:45:14 -0600460#endif /* CONFIG_PCI */
461
Joe Hammana7114d02007-12-13 06:45:14 -0600462#if defined(CONFIG_TSEC_ENET)
463
Joe Hammana7114d02007-12-13 06:45:14 -0600464#define CONFIG_MII 1 /* MII PHY management */
465#define CONFIG_TSEC1 1
466#define CONFIG_TSEC1_NAME "eTSEC0"
467#define CONFIG_TSEC2 1
468#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hammana7114d02007-12-13 06:45:14 -0600469#undef CONFIG_MPC85XX_FEC
470
Paul Gortmaker2a03a052008-12-11 15:47:50 -0500471#define TSEC1_PHY_ADDR 0x19
472#define TSEC2_PHY_ADDR 0x1a
Joe Hammana7114d02007-12-13 06:45:14 -0600473
474#define TSEC1_PHYIDX 0
475#define TSEC2_PHYIDX 0
Paul Gortmakerc9af6522008-12-11 15:47:49 -0500476
Joe Hammana7114d02007-12-13 06:45:14 -0600477#define TSEC1_FLAGS TSEC_GIGABIT
478#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hammana7114d02007-12-13 06:45:14 -0600479
480/* Options are: eTSEC[0-3] */
481#define CONFIG_ETHPRIME "eTSEC0"
482#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
483#endif /* CONFIG_TSEC_ENET */
484
485/*
486 * Environment
487 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200488#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200489#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400490#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
491#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200492#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400493#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
494#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
495#else
496#warning undefined environment size/location.
497#endif
Joe Hammana7114d02007-12-13 06:45:14 -0600498
499#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600501
502/*
503 * BOOTP options
504 */
505#define CONFIG_BOOTP_BOOTFILESIZE
506#define CONFIG_BOOTP_BOOTPATH
507#define CONFIG_BOOTP_GATEWAY
508#define CONFIG_BOOTP_HOSTNAME
509
Joe Hammana7114d02007-12-13 06:45:14 -0600510/*
511 * Command line configuration.
512 */
Becky Bruceee888da2010-06-17 11:37:25 -0500513#define CONFIG_CMD_REGINFO
Joe Hammana7114d02007-12-13 06:45:14 -0600514
515#if defined(CONFIG_PCI)
516 #define CONFIG_CMD_PCI
517#endif
518
Joe Hammana7114d02007-12-13 06:45:14 -0600519#undef CONFIG_WATCHDOG /* watchdog disabled */
520
521/*
522 * Miscellaneous configurable options
523 */
Paul Gortmaker76a27372008-12-11 15:47:51 -0500524#define CONFIG_CMDLINE_EDITING /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500525#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_LONGHELP /* undef to save memory */
527#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hammana7114d02007-12-13 06:45:14 -0600528#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600530#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600532#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
534#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
535#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600536
537/*
538 * For booting Linux, the board info and command line data
539 * have to be in the first 8 MB of memory, since this is
540 * the maximum mapped by the Linux kernel during initialization.
541 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600543
Joe Hammana7114d02007-12-13 06:45:14 -0600544#if defined(CONFIG_CMD_KGDB)
545#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hammana7114d02007-12-13 06:45:14 -0600546#endif
547
548/*
549 * Environment Configuration
550 */
Joe Hammana7114d02007-12-13 06:45:14 -0600551#if defined(CONFIG_TSEC_ENET)
552#define CONFIG_HAS_ETH0
Joe Hammana7114d02007-12-13 06:45:14 -0600553#define CONFIG_HAS_ETH1
Joe Hammana7114d02007-12-13 06:45:14 -0600554#endif
555
556#define CONFIG_IPADDR 192.168.0.55
557
558#define CONFIG_HOSTNAME sbc8548
Joe Hershberger257ff782011-10-13 13:03:47 +0000559#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000560#define CONFIG_BOOTFILE "/uImage"
Joe Hammana7114d02007-12-13 06:45:14 -0600561#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
562
563#define CONFIG_SERVERIP 192.168.0.2
564#define CONFIG_GATEWAYIP 192.168.0.1
565#define CONFIG_NETMASK 255.255.255.0
566
567#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
568
Joe Hammana7114d02007-12-13 06:45:14 -0600569#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
570
Joe Hammana7114d02007-12-13 06:45:14 -0600571#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200572"netdev=eth0\0" \
573"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
574"tftpflash=tftpboot $loadaddr $uboot; " \
575 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
576 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
577 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
578 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
579 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
580"consoledev=ttyS0\0" \
581"ramdiskaddr=2000000\0" \
582"ramdiskfile=uRamdisk\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500583"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200584"fdtfile=sbc8548.dtb\0"
Joe Hammana7114d02007-12-13 06:45:14 -0600585
586#define CONFIG_NFSBOOTCOMMAND \
587 "setenv bootargs root=/dev/nfs rw " \
588 "nfsroot=$serverip:$rootpath " \
589 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
594
Joe Hammana7114d02007-12-13 06:45:14 -0600595#define CONFIG_RAMBOOTCOMMAND \
596 "setenv bootargs root=/dev/ram rw " \
597 "console=$consoledev,$baudrate $othbootargs;" \
598 "tftp $ramdiskaddr $ramdiskfile;" \
599 "tftp $loadaddr $bootfile;" \
600 "tftp $fdtaddr $fdtfile;" \
601 "bootm $loadaddr $ramdiskaddr $fdtaddr"
602
603#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
604
605#endif /* __CONFIG_H */