blob: af454f901c7b05b6c770dbc6bf47508b3fc166e0 [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * Basic I2C functions
3 *
4 * Copyright (c) 2004 Texas Instruments
5 *
6 * This package is free software; you can redistribute it and/or
7 * modify it under the terms of the license found in the file
8 * named COPYING that should have accompanied this file.
9 *
10 * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
11 * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
12 * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
13 *
14 * Author: Jian Zhang jzhang@ti.com, Texas Instruments
15 *
16 * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
17 * Rewritten to fit into the current U-Boot framework
18 *
19 * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
20 *
21 */
22
23#include <common.h>
wdenkcb99da52005-01-12 00:15:14 +000024
wdenkf8062712005-01-09 23:16:25 +000025#include <asm/arch/i2c.h>
26#include <asm/io.h>
27
Steve Sakoman10acc712010-06-12 06:42:57 -070028#include "omap24xx_i2c.h"
29
John Rigby0d21ed02010-12-20 18:27:51 -070030DECLARE_GLOBAL_DATA_PTR;
31
Tom Rini49fbf672012-02-20 18:49:16 +000032#define I2C_TIMEOUT 1000
Steve Sakomane2bdc132010-07-19 20:31:55 -070033
Tom Rini49fbf672012-02-20 18:49:16 +000034static void wait_for_bb(void);
35static u16 wait_for_pin(void);
Wolfgang Denke1e46792005-09-25 18:41:04 +020036static void flush_fifo(void);
wdenkf8062712005-01-09 23:16:25 +000037
Andreas Müller1e96e9e2012-01-04 15:26:22 +000038/*
39 * For SPL boot some boards need i2c before SDRAM is initialised so force
40 * variables to live in SRAM
41 */
42static struct i2c __attribute__((section (".data"))) *i2c_base =
43 (struct i2c *)I2C_DEFAULT_BASE;
44static unsigned int __attribute__((section (".data"))) bus_initialized[I2C_BUS_MAX] =
45 { [0 ... (I2C_BUS_MAX-1)] = 0 };
46static unsigned int __attribute__((section (".data"))) current_bus = 0;
Dirk Behme7a8f6572009-11-02 20:36:26 +010047
Michael Jones4db67862011-07-27 14:01:55 -040048void i2c_init(int speed, int slaveadd)
wdenkf8062712005-01-09 23:16:25 +000049{
Tom Rix03b2a742009-06-28 12:52:27 -050050 int psc, fsscll, fssclh;
51 int hsscll = 0, hssclh = 0;
52 u32 scll, sclh;
Tom Rini49fbf672012-02-20 18:49:16 +000053 int timeout = I2C_TIMEOUT;
Tom Rix03b2a742009-06-28 12:52:27 -050054
55 /* Only handle standard, fast and high speeds */
56 if ((speed != OMAP_I2C_STANDARD) &&
57 (speed != OMAP_I2C_FAST_MODE) &&
58 (speed != OMAP_I2C_HIGH_SPEED)) {
59 printf("Error : I2C unsupported speed %d\n", speed);
60 return;
61 }
62
63 psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
64 psc -= 1;
65 if (psc < I2C_PSC_MIN) {
66 printf("Error : I2C unsupported prescalar %d\n", psc);
67 return;
68 }
69
70 if (speed == OMAP_I2C_HIGH_SPEED) {
71 /* High speed */
72
73 /* For first phase of HS mode */
74 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK /
75 (2 * OMAP_I2C_FAST_MODE);
76
77 fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
78 fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
79 if (((fsscll < 0) || (fssclh < 0)) ||
80 ((fsscll > 255) || (fssclh > 255))) {
Andreas Müllera30293f2012-01-04 15:26:19 +000081 puts("Error : I2C initializing first phase clock\n");
Tom Rix03b2a742009-06-28 12:52:27 -050082 return;
83 }
84
85 /* For second phase of HS mode */
86 hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
87
88 hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
89 hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
90 if (((fsscll < 0) || (fssclh < 0)) ||
91 ((fsscll > 255) || (fssclh > 255))) {
Andreas Müllera30293f2012-01-04 15:26:19 +000092 puts("Error : I2C initializing second phase clock\n");
Tom Rix03b2a742009-06-28 12:52:27 -050093 return;
94 }
95
96 scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
97 sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
98
99 } else {
100 /* Standard and fast speed */
101 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
102
103 fsscll -= I2C_FASTSPEED_SCLL_TRIM;
104 fssclh -= I2C_FASTSPEED_SCLH_TRIM;
105 if (((fsscll < 0) || (fssclh < 0)) ||
106 ((fsscll > 255) || (fssclh > 255))) {
Andreas Müllera30293f2012-01-04 15:26:19 +0000107 puts("Error : I2C initializing clock\n");
Tom Rix03b2a742009-06-28 12:52:27 -0500108 return;
109 }
110
111 scll = (unsigned int)fsscll;
112 sclh = (unsigned int)fssclh;
113 }
wdenkf8062712005-01-09 23:16:25 +0000114
Michael Jones4db67862011-07-27 14:01:55 -0400115 if (readw(&i2c_base->con) & I2C_CON_EN) {
116 writew(0, &i2c_base->con);
117 udelay(50000);
wdenkf8062712005-01-09 23:16:25 +0000118 }
119
Tom Rini49fbf672012-02-20 18:49:16 +0000120 writew(0x2, &i2c_base->sysc); /* for ES2 after soft reset */
121 udelay(1000);
122
123 writew(I2C_CON_EN, &i2c_base->con);
124 while (!(readw(&i2c_base->syss) & I2C_SYSS_RDONE) && timeout--) {
125 if (timeout <= 0) {
126 puts("ERROR: Timeout in soft-reset\n");
127 return;
128 }
129 udelay(1000);
130 }
131
132 writew(0, &i2c_base->con);
Dirk Behme7a8f6572009-11-02 20:36:26 +0100133 writew(psc, &i2c_base->psc);
134 writew(scll, &i2c_base->scll);
135 writew(sclh, &i2c_base->sclh);
Tom Rix03b2a742009-06-28 12:52:27 -0500136
wdenkf8062712005-01-09 23:16:25 +0000137 /* own address */
Michael Jones4db67862011-07-27 14:01:55 -0400138 writew(slaveadd, &i2c_base->oa);
139 writew(I2C_CON_EN, &i2c_base->con);
Wolfgang Denke1e46792005-09-25 18:41:04 +0200140
wdenkf8062712005-01-09 23:16:25 +0000141 /* have to enable intrrupts or OMAP i2c module doesn't work */
Michael Jones4db67862011-07-27 14:01:55 -0400142 writew(I2C_IE_XRDY_IE | I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
Dirk Behme7a8f6572009-11-02 20:36:26 +0100143 I2C_IE_NACK_IE | I2C_IE_AL_IE, &i2c_base->ie);
Michael Jones4db67862011-07-27 14:01:55 -0400144 udelay(1000);
Wolfgang Denke1e46792005-09-25 18:41:04 +0200145 flush_fifo();
Michael Jones4db67862011-07-27 14:01:55 -0400146 writew(0xFFFF, &i2c_base->stat);
147 writew(0, &i2c_base->cnt);
Tom Rini49fbf672012-02-20 18:49:16 +0000148
149 if (gd->flags & GD_FLG_RELOC)
150 bus_initialized[current_bus] = 1;
wdenkf8062712005-01-09 23:16:25 +0000151}
152
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000153static int i2c_read_byte(u8 devaddr, u16 regoffset, u8 alen, u8 *value)
Tom Rini49fbf672012-02-20 18:49:16 +0000154{
155 int i2c_error = 0;
156 u16 status;
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000157 int i = 2 - alen;
158 u8 tmpbuf[2] = {(regoffset) >> 8, regoffset & 0xff};
159 u16 w;
Tom Rini49fbf672012-02-20 18:49:16 +0000160
161 /* wait until bus not busy */
162 wait_for_bb();
163
164 /* one byte only */
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000165 writew(alen, &i2c_base->cnt);
Tom Rini49fbf672012-02-20 18:49:16 +0000166 /* set slave address */
167 writew(devaddr, &i2c_base->sa);
168 /* no stop bit needed here */
169 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT |
170 I2C_CON_TRX, &i2c_base->con);
171
172 /* send register offset */
173 while (1) {
174 status = wait_for_pin();
175 if (status == 0 || status & I2C_STAT_NACK) {
176 i2c_error = 1;
177 goto read_exit;
178 }
179 if (status & I2C_STAT_XRDY) {
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000180 w = tmpbuf[i++];
181#if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
Vincent Stehlé17b48522012-12-03 06:07:21 +0000182 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX) || \
183 defined(CONFIG_OMAP54XX))
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000184 w |= tmpbuf[i++] << 8;
185#endif
186 writew(w, &i2c_base->data);
Tom Rini49fbf672012-02-20 18:49:16 +0000187 writew(I2C_STAT_XRDY, &i2c_base->stat);
188 }
189 if (status & I2C_STAT_ARDY) {
190 writew(I2C_STAT_ARDY, &i2c_base->stat);
191 break;
192 }
193 }
194
195 /* set slave address */
196 writew(devaddr, &i2c_base->sa);
197 /* read one byte from slave */
198 writew(1, &i2c_base->cnt);
199 /* need stop bit here */
200 writew(I2C_CON_EN | I2C_CON_MST |
201 I2C_CON_STT | I2C_CON_STP,
202 &i2c_base->con);
203
204 /* receive data */
205 while (1) {
206 status = wait_for_pin();
207 if (status == 0 || status & I2C_STAT_NACK) {
208 i2c_error = 1;
209 goto read_exit;
210 }
211 if (status & I2C_STAT_RRDY) {
212#if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
Vincent Stehlé17b48522012-12-03 06:07:21 +0000213 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX) || \
214 defined(CONFIG_OMAP54XX)
Tom Rini49fbf672012-02-20 18:49:16 +0000215 *value = readb(&i2c_base->data);
216#else
217 *value = readw(&i2c_base->data);
218#endif
219 writew(I2C_STAT_RRDY, &i2c_base->stat);
220 }
221 if (status & I2C_STAT_ARDY) {
222 writew(I2C_STAT_ARDY, &i2c_base->stat);
223 break;
224 }
225 }
226
227read_exit:
228 flush_fifo();
229 writew(0xFFFF, &i2c_base->stat);
230 writew(0, &i2c_base->cnt);
231 return i2c_error;
232}
233
Wolfgang Denke1e46792005-09-25 18:41:04 +0200234static void flush_fifo(void)
wdenkf8062712005-01-09 23:16:25 +0000235{ u16 stat;
wdenk2e405bf2005-01-10 00:01:04 +0000236
237 /* note: if you try and read data when its not there or ready
238 * you get a bus error
239 */
Michael Jones4db67862011-07-27 14:01:55 -0400240 while (1) {
Dirk Behme7a8f6572009-11-02 20:36:26 +0100241 stat = readw(&i2c_base->stat);
Michael Jones4db67862011-07-27 14:01:55 -0400242 if (stat == I2C_STAT_RRDY) {
Steve Sakoman10acc712010-06-12 06:42:57 -0700243#if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
Vincent Stehlé17b48522012-12-03 06:07:21 +0000244 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX) || \
245 defined(CONFIG_OMAP54XX)
Dirk Behme7a8f6572009-11-02 20:36:26 +0100246 readb(&i2c_base->data);
Dirk Behme5648e512008-12-14 09:47:18 +0100247#else
Dirk Behme7a8f6572009-11-02 20:36:26 +0100248 readw(&i2c_base->data);
Dirk Behme5648e512008-12-14 09:47:18 +0100249#endif
Michael Jones4db67862011-07-27 14:01:55 -0400250 writew(I2C_STAT_RRDY, &i2c_base->stat);
wdenkf8062712005-01-09 23:16:25 +0000251 udelay(1000);
Michael Jones4db67862011-07-27 14:01:55 -0400252 } else
wdenkf8062712005-01-09 23:16:25 +0000253 break;
254 }
255}
256
Michael Jones4db67862011-07-27 14:01:55 -0400257int i2c_probe(uchar chip)
wdenkf8062712005-01-09 23:16:25 +0000258{
Tom Rini49fbf672012-02-20 18:49:16 +0000259 u16 status;
wdenkf8062712005-01-09 23:16:25 +0000260 int res = 1; /* default = fail */
261
Michael Jones4db67862011-07-27 14:01:55 -0400262 if (chip == readw(&i2c_base->oa))
wdenkf8062712005-01-09 23:16:25 +0000263 return res;
wdenkf8062712005-01-09 23:16:25 +0000264
265 /* wait until bus not busy */
Tom Rini49fbf672012-02-20 18:49:16 +0000266 wait_for_bb();
wdenkf8062712005-01-09 23:16:25 +0000267
Tom Rini27eed8b2012-05-21 06:46:29 +0000268 /* try to read one byte */
Michael Jones4db67862011-07-27 14:01:55 -0400269 writew(1, &i2c_base->cnt);
wdenkf8062712005-01-09 23:16:25 +0000270 /* set slave address */
Michael Jones4db67862011-07-27 14:01:55 -0400271 writew(chip, &i2c_base->sa);
wdenkf8062712005-01-09 23:16:25 +0000272 /* stop bit needed here */
Tom Rini27eed8b2012-05-21 06:46:29 +0000273 writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP, &i2c_base->con);
Nick Thompson48f7ae42011-04-11 22:37:41 +0000274
Tom Rini27eed8b2012-05-21 06:46:29 +0000275 while (1) {
276 status = wait_for_pin();
277 if (status == 0 || status & I2C_STAT_AL) {
278 res = 1;
279 goto probe_exit;
280 }
281 if (status & I2C_STAT_NACK) {
282 res = 1;
283 writew(0xff, &i2c_base->stat);
284 writew (readw (&i2c_base->con) | I2C_CON_STP, &i2c_base->con);
285 wait_for_bb ();
286 break;
287 }
288 if (status & I2C_STAT_ARDY) {
289 writew(I2C_STAT_ARDY, &i2c_base->stat);
290 break;
291 }
292 if (status & I2C_STAT_RRDY) {
293 res = 0;
294#if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
Vincent Stehlé17b48522012-12-03 06:07:21 +0000295 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX) || \
296 defined(CONFIG_OMAP54XX)
Tom Rini27eed8b2012-05-21 06:46:29 +0000297 readb(&i2c_base->data);
298#else
299 readw(&i2c_base->data);
300#endif
301 writew(I2C_STAT_RRDY, &i2c_base->stat);
302 }
303 }
Tom Rini49fbf672012-02-20 18:49:16 +0000304
Tom Rini27eed8b2012-05-21 06:46:29 +0000305probe_exit:
wdenkf8062712005-01-09 23:16:25 +0000306 flush_fifo();
Michael Jones4db67862011-07-27 14:01:55 -0400307 /* don't allow any more data in... we don't want it. */
308 writew(0, &i2c_base->cnt);
Dirk Behme7a8f6572009-11-02 20:36:26 +0100309 writew(0xFFFF, &i2c_base->stat);
wdenkf8062712005-01-09 23:16:25 +0000310 return res;
311}
312
Michael Jones4db67862011-07-27 14:01:55 -0400313int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
wdenkf8062712005-01-09 23:16:25 +0000314{
Tom Rini49fbf672012-02-20 18:49:16 +0000315 int i;
wdenkf8062712005-01-09 23:16:25 +0000316
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000317 if (alen > 2) {
Tom Rini49fbf672012-02-20 18:49:16 +0000318 printf("I2C read: addr len %d not supported\n", alen);
wdenkf8062712005-01-09 23:16:25 +0000319 return 1;
320 }
321
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000322 if (addr + len > (1 << 16)) {
Tom Rini49fbf672012-02-20 18:49:16 +0000323 puts("I2C read: address out of range\n");
wdenkf8062712005-01-09 23:16:25 +0000324 return 1;
325 }
326
Tom Rini49fbf672012-02-20 18:49:16 +0000327 for (i = 0; i < len; i++) {
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000328 if (i2c_read_byte(chip, addr + i, alen, &buffer[i])) {
Tom Rini49fbf672012-02-20 18:49:16 +0000329 puts("I2C read: I/O error\n");
330 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
331 return 1;
wdenkf8062712005-01-09 23:16:25 +0000332 }
333 }
334
335 return 0;
336}
337
Michael Jones4db67862011-07-27 14:01:55 -0400338int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
wdenkf8062712005-01-09 23:16:25 +0000339{
Tom Rini49fbf672012-02-20 18:49:16 +0000340 int i;
341 u16 status;
342 int i2c_error = 0;
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000343 u16 w;
344 u8 tmpbuf[2] = {addr >> 8, addr & 0xff};
wdenkf8062712005-01-09 23:16:25 +0000345
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000346 if (alen > 2) {
Tom Rini49fbf672012-02-20 18:49:16 +0000347 printf("I2C write: addr len %d not supported\n", alen);
wdenkf8062712005-01-09 23:16:25 +0000348 return 1;
Tom Rini49fbf672012-02-20 18:49:16 +0000349 }
wdenkf8062712005-01-09 23:16:25 +0000350
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000351 if (addr + len > (1 << 16)) {
Tom Rini49fbf672012-02-20 18:49:16 +0000352 printf("I2C write: address 0x%x + 0x%x out of range\n",
353 addr, len);
wdenkf8062712005-01-09 23:16:25 +0000354 return 1;
355 }
356
Michael Jonesbb54d572011-09-04 14:01:55 -0400357 /* wait until bus not busy */
Tom Rini49fbf672012-02-20 18:49:16 +0000358 wait_for_bb();
Michael Jonesbb54d572011-09-04 14:01:55 -0400359
Tom Rini49fbf672012-02-20 18:49:16 +0000360 /* start address phase - will write regoffset + len bytes data */
361 /* TODO consider case when !CONFIG_OMAP243X/34XX/44XX */
362 writew(alen + len, &i2c_base->cnt);
Michael Jonesbb54d572011-09-04 14:01:55 -0400363 /* set slave address */
364 writew(chip, &i2c_base->sa);
365 /* stop bit needed here */
366 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX |
367 I2C_CON_STP, &i2c_base->con);
368
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000369 /* Send address and data */
370 for (i = -alen; i < len; i++) {
Tom Rini49fbf672012-02-20 18:49:16 +0000371 status = wait_for_pin();
Patil, Rachnaa9e18c22012-01-22 23:44:12 +0000372
Tom Rini49fbf672012-02-20 18:49:16 +0000373 if (status == 0 || status & I2C_STAT_NACK) {
374 i2c_error = 1;
375 printf("i2c error waiting for data ACK (status=0x%x)\n",
376 status);
377 goto write_exit;
378 }
379
380 if (status & I2C_STAT_XRDY) {
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000381 w = (i < 0) ? tmpbuf[2+i] : buffer[i];
382#if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
Vincent Stehlé17b48522012-12-03 06:07:21 +0000383 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX) || \
384 defined(CONFIG_OMAP54XX))
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000385 w |= ((++i < 0) ? tmpbuf[2+i] : buffer[i]) << 8;
386#endif
387 writew(w, &i2c_base->data);
Tom Rini49fbf672012-02-20 18:49:16 +0000388 writew(I2C_STAT_XRDY, &i2c_base->stat);
389 } else {
390 i2c_error = 1;
391 printf("i2c bus not ready for Tx (i=%d)\n", i);
392 goto write_exit;
Patil, Rachnaa9e18c22012-01-22 23:44:12 +0000393 }
394 }
395
Tom Rini49fbf672012-02-20 18:49:16 +0000396write_exit:
Michael Jonesbb54d572011-09-04 14:01:55 -0400397 flush_fifo();
398 writew(0xFFFF, &i2c_base->stat);
Tom Rini49fbf672012-02-20 18:49:16 +0000399 return i2c_error;
wdenkf8062712005-01-09 23:16:25 +0000400}
401
Tom Rini49fbf672012-02-20 18:49:16 +0000402static void wait_for_bb(void)
wdenkf8062712005-01-09 23:16:25 +0000403{
Steve Sakomanfb5c39a2010-10-20 06:07:44 -0700404 int timeout = I2C_TIMEOUT;
Tom Rini49fbf672012-02-20 18:49:16 +0000405 u16 stat;
wdenkf8062712005-01-09 23:16:25 +0000406
Tom Rini49fbf672012-02-20 18:49:16 +0000407 writew(0xFFFF, &i2c_base->stat); /* clear current interrupts...*/
Michael Jones4db67862011-07-27 14:01:55 -0400408 while ((stat = readw(&i2c_base->stat) & I2C_STAT_BB) && timeout--) {
409 writew(stat, &i2c_base->stat);
Steve Sakomanfb5c39a2010-10-20 06:07:44 -0700410 udelay(1000);
wdenkf8062712005-01-09 23:16:25 +0000411 }
412
413 if (timeout <= 0) {
Michael Jones4db67862011-07-27 14:01:55 -0400414 printf("timed out in wait_for_bb: I2C_STAT=%x\n",
415 readw(&i2c_base->stat));
wdenkf8062712005-01-09 23:16:25 +0000416 }
Dirk Behme7a8f6572009-11-02 20:36:26 +0100417 writew(0xFFFF, &i2c_base->stat); /* clear delayed stuff*/
wdenkf8062712005-01-09 23:16:25 +0000418}
419
Tom Rini49fbf672012-02-20 18:49:16 +0000420static u16 wait_for_pin(void)
wdenkf8062712005-01-09 23:16:25 +0000421{
Tom Rini49fbf672012-02-20 18:49:16 +0000422 u16 status;
Steve Sakomanfb5c39a2010-10-20 06:07:44 -0700423 int timeout = I2C_TIMEOUT;
wdenkf8062712005-01-09 23:16:25 +0000424
425 do {
Michael Jones4db67862011-07-27 14:01:55 -0400426 udelay(1000);
427 status = readw(&i2c_base->stat);
Tom Rini49fbf672012-02-20 18:49:16 +0000428 } while (!(status &
429 (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
430 I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
431 I2C_STAT_AL)) && timeout--);
wdenkf8062712005-01-09 23:16:25 +0000432
433 if (timeout <= 0) {
Tom Rini49fbf672012-02-20 18:49:16 +0000434 printf("timed out in wait_for_pin: I2C_STAT=%x\n",
Michael Jones4db67862011-07-27 14:01:55 -0400435 readw(&i2c_base->stat));
Steve Sakomanfb5c39a2010-10-20 06:07:44 -0700436 writew(0xFFFF, &i2c_base->stat);
Tom Rini49fbf672012-02-20 18:49:16 +0000437 status = 0;
Steve Sakomanfb5c39a2010-10-20 06:07:44 -0700438 }
Tom Rini49fbf672012-02-20 18:49:16 +0000439
wdenkf8062712005-01-09 23:16:25 +0000440 return status;
441}
Dirk Behme7a8f6572009-11-02 20:36:26 +0100442
443int i2c_set_bus_num(unsigned int bus)
444{
445 if ((bus < 0) || (bus >= I2C_BUS_MAX)) {
446 printf("Bad bus: %d\n", bus);
447 return -1;
448 }
449
Koen Kooi584ff5f2012-08-08 00:57:35 +0000450#if I2C_BUS_MAX == 4
451 if (bus == 3)
452 i2c_base = (struct i2c *)I2C_BASE4;
453 else
454 if (bus == 2)
455 i2c_base = (struct i2c *)I2C_BASE3;
456 else
457#endif
Michael Jones4db67862011-07-27 14:01:55 -0400458#if I2C_BUS_MAX == 3
Dirk Behme7a8f6572009-11-02 20:36:26 +0100459 if (bus == 2)
460 i2c_base = (struct i2c *)I2C_BASE3;
461 else
462#endif
463 if (bus == 1)
464 i2c_base = (struct i2c *)I2C_BASE2;
465 else
466 i2c_base = (struct i2c *)I2C_BASE1;
467
468 current_bus = bus;
469
Michael Jones4db67862011-07-27 14:01:55 -0400470 if (!bus_initialized[current_bus])
Dirk Behme7a8f6572009-11-02 20:36:26 +0100471 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
472
473 return 0;
474}
Steve Sakoman10acc712010-06-12 06:42:57 -0700475
476int i2c_get_bus_num(void)
477{
478 return (int) current_bus;
479}