blob: 669f3dde7f92a54393abea031c76464f31d35838 [file] [log] [blame]
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04001/*
2 * (C) Copyright 2010
3 * ISEE 2007 SL, <www.iseebcn.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04006 */
7#include <common.h>
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +01008#include <status_led.h>
Simon Glassbc0f4ea2014-10-22 21:37:15 -06009#include <dm.h>
10#include <ns16550.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040011#include <twl4030.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000012#include <netdev.h>
Ladislav Michlac870362016-07-12 20:28:34 +020013#include <spl.h>
Sanjeev Premi7b3dc822011-09-08 10:51:01 -040014#include <asm/gpio.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000015#include <asm/io.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040016#include <asm/arch/mem.h>
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -040017#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040018#include <asm/arch/mux.h>
19#include <asm/arch/sys_proto.h>
20#include <asm/mach-types.h>
Ladislav Michlc44e29f2016-07-12 20:28:33 +020021#include <linux/mtd/mtd.h>
Ladislav Michl3e349282016-07-12 20:28:31 +020022#include <linux/mtd/nand.h>
23#include <linux/mtd/nand.h>
24#include <linux/mtd/onenand.h>
25#include <jffs2/load_kernel.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000026#include "igep00x0.h"
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040027
John Rigby0d21ed02010-12-20 18:27:51 -070028DECLARE_GLOBAL_DATA_PTR;
29
Simon Glassbc0f4ea2014-10-22 21:37:15 -060030static const struct ns16550_platdata igep_serial = {
Adam Fordd1e22fa2016-03-07 21:08:49 -060031 .base = OMAP34XX_UART3,
32 .reg_shift = 2,
33 .clock = V_NS16550_CLK
Simon Glassbc0f4ea2014-10-22 21:37:15 -060034};
35
36U_BOOT_DEVICE(igep_uart) = {
Thomas Chou52ac4432015-11-19 21:48:12 +080037 "ns16550_serial",
Simon Glassbc0f4ea2014-10-22 21:37:15 -060038 &igep_serial
39};
40
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040041/*
42 * Routine: board_init
43 * Description: Early hardware init.
44 */
45int board_init(void)
46{
Ladislav Michl3e349282016-07-12 20:28:31 +020047 int loops = 100;
48
49 /* find out flash memory type, assume NAND first */
50 gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
51 gpmc_init();
52
53 /* Issue a RESET and then READID */
54 writeb(NAND_CMD_RESET, &gpmc_cfg->cs[0].nand_cmd);
55 writeb(NAND_CMD_STATUS, &gpmc_cfg->cs[0].nand_cmd);
56 while ((readl(&gpmc_cfg->cs[0].nand_dat) & NAND_STATUS_READY)
57 != NAND_STATUS_READY) {
58 udelay(1);
59 if (--loops == 0) {
60 gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
61 gpmc_init(); /* reinitialize for OneNAND */
62 break;
63 }
64 }
65
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040066 /* boot param addr */
67 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
68
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010069#if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
70 status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
71#endif
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000072
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010073 return 0;
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000074}
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000075
Javier Martinez Canillas361fc832012-07-28 01:19:34 +000076#ifdef CONFIG_SPL_BUILD
77/*
Javier Martinez Canillas361fc832012-07-28 01:19:34 +000078 * Routine: get_board_mem_timings
79 * Description: If we use SPL then there is no x-loader nor config header
80 * so we have to setup the DDR timings ourself on both banks.
81 */
Peter Baradaedb5c2f2012-11-13 07:40:28 +000082void get_board_mem_timings(struct board_sdrc_timings *timings)
Javier Martinez Canillas361fc832012-07-28 01:19:34 +000083{
Ladislav Michl3e349282016-07-12 20:28:31 +020084 int mfr, id, err = identify_nand_chip(&mfr, &id);
Javier Martinez Canillas361fc832012-07-28 01:19:34 +000085
Ladislav Michl3e349282016-07-12 20:28:31 +020086 timings->mr = MICRON_V_MR_165;
Ladislav Michl01a63de2016-11-04 12:59:46 +010087 if (!err) {
88 switch (mfr) {
89 case NAND_MFR_HYNIX:
90 timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
91 timings->ctrla = HYNIX_V_ACTIMA_200;
92 timings->ctrlb = HYNIX_V_ACTIMB_200;
93 break;
94 case NAND_MFR_MICRON:
95 timings->mcfg = MICRON_V_MCFG_200(256 << 20);
96 timings->ctrla = MICRON_V_ACTIMA_200;
97 timings->ctrlb = MICRON_V_ACTIMB_200;
98 break;
99 default:
100 /* Should not happen... */
101 break;
102 }
Peter Baradaedb5c2f2012-11-13 07:40:28 +0000103 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Ladislav Michl3e349282016-07-12 20:28:31 +0200104 gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
105 } else {
106 if (get_cpu_family() == CPU_OMAP34XX) {
107 timings->mcfg = NUMONYX_V_MCFG_165(256 << 20);
108 timings->ctrla = NUMONYX_V_ACTIMA_165;
109 timings->ctrlb = NUMONYX_V_ACTIMB_165;
110 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
111 } else {
112 timings->mcfg = NUMONYX_V_MCFG_200(256 << 20);
113 timings->ctrla = NUMONYX_V_ACTIMA_200;
114 timings->ctrlb = NUMONYX_V_ACTIMB_200;
115 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
116 }
117 gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000118 }
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000119}
Ladislav Michlac870362016-07-12 20:28:34 +0200120
121#ifdef CONFIG_SPL_OS_BOOT
122int spl_start_uboot(void)
123{
124 /* break into full u-boot on 'c' */
125 if (serial_tstc() && serial_getc() == 'c')
126 return 1;
127
128 return 0;
129}
130#endif
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000131#endif
132
Ladislav Michl3e349282016-07-12 20:28:31 +0200133int onenand_board_init(struct mtd_info *mtd)
134{
135 if (gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND) {
136 struct onenand_chip *this = mtd->priv;
137 this->base = (void *)CONFIG_SYS_ONENAND_BASE;
138 return 0;
139 }
140 return 1;
141}
142
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000143#if defined(CONFIG_CMD_NET)
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100144static void reset_net_chip(int gpio)
145{
146 if (!gpio_request(gpio, "eth nrst")) {
147 gpio_direction_output(gpio, 1);
148 udelay(1);
149 gpio_set_value(gpio, 0);
150 udelay(40);
151 gpio_set_value(gpio, 1);
152 mdelay(10);
153 }
154}
155
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400156/*
157 * Routine: setup_net_chip
158 * Description: Setting up the configuration GPMC registers specific to the
159 * Ethernet hardware.
160 */
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400161static void setup_net_chip(void)
162{
163 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Ladislav Michl11279dc2016-07-12 20:28:28 +0200164 static const u32 gpmc_lan_config[] = {
165 NET_LAN9221_GPMC_CONFIG1,
166 NET_LAN9221_GPMC_CONFIG2,
167 NET_LAN9221_GPMC_CONFIG3,
168 NET_LAN9221_GPMC_CONFIG4,
169 NET_LAN9221_GPMC_CONFIG5,
170 NET_LAN9221_GPMC_CONFIG6,
171 };
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400172
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100173 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
174 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400175
176 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
177 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
178 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
179 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
180 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
181 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
182 &ctrl_base->gpmc_nadv_ale);
183
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100184 reset_net_chip(64);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400185}
Ladislav Michl11279dc2016-07-12 20:28:28 +0200186
187int board_eth_init(bd_t *bis)
188{
189#ifdef CONFIG_SMC911X
190 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
191#else
192 return 0;
193#endif
194}
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000195#else
196static inline void setup_net_chip(void) {}
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400197#endif
198
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000199#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -0400200int board_mmc_init(bd_t *bis)
201{
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000202 return omap_mmc_init(0, 0, 0, -1, -1);
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -0400203}
204#endif
205
Paul Kocialkowski69559892014-11-08 20:55:47 +0100206#if defined(CONFIG_GENERIC_MMC)
207void board_mmc_power_init(void)
208{
209 twl4030_power_mmc_init(0);
210}
211#endif
212
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200213void set_fdt(void)
214{
215 switch (gd->bd->bi_arch_number) {
216 case MACH_TYPE_IGEP0020:
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +0200217 setenv("fdtfile", "omap3-igep0020.dtb");
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200218 break;
219 case MACH_TYPE_IGEP0030:
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +0200220 setenv("fdtfile", "omap3-igep0030.dtb");
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200221 break;
222 }
223}
224
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400225/*
226 * Routine: misc_init_r
227 * Description: Configure board specific parts
228 */
229int misc_init_r(void)
230{
231 twl4030_power_init();
232
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400233 setup_net_chip();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400234
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200235 omap_die_id_display();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400236
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200237 set_fdt();
238
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400239 return 0;
240}
241
Ladislav Michlc44e29f2016-07-12 20:28:33 +0200242void board_mtdparts_default(const char **mtdids, const char **mtdparts)
243{
244 struct mtd_info *mtd = get_mtd_device(NULL, 0);
245 if (mtd) {
246 static char ids[24];
247 static char parts[48];
248 const char *linux_name = "omap2-nand";
249 if (strncmp(mtd->name, "onenand0", 8) == 0)
250 linux_name = "omap2-onenand";
251 snprintf(ids, sizeof(ids), "%s=%s", mtd->name, linux_name);
252 snprintf(parts, sizeof(parts), "mtdparts=%s:%dk(SPL),-(UBI)",
253 linux_name, 4 * mtd->erasesize >> 10);
254 *mtdids = ids;
255 *mtdparts = parts;
256 }
257}
258
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400259/*
260 * Routine: set_muxconf_regs
261 * Description: Setting up the configuration Mux registers specific to the
262 * hardware. Many pins need to be moved from protect to primary
263 * mode.
264 */
265void set_muxconf_regs(void)
266{
267 MUX_DEFAULT();
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000268
269#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
270 MUX_IGEP0020();
271#endif
272
273#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
274 MUX_IGEP0030();
275#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400276}