Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * ISEE 2007 SL, <www.iseebcn.com> |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame^] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 6 | */ |
| 7 | #include <common.h> |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 8 | #include <twl4030.h> |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 9 | #include <netdev.h> |
Sanjeev Premi | 7b3dc82 | 2011-09-08 10:51:01 -0400 | [diff] [blame] | 10 | #include <asm/gpio.h> |
Andreas Bießmann | 9a48c5c | 2013-04-02 06:05:54 +0000 | [diff] [blame] | 11 | #include <asm/omap_gpmc.h> |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 12 | #include <asm/io.h> |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 13 | #include <asm/arch/mem.h> |
Enric Balletbo i Serra | da898a9 | 2010-11-04 15:34:33 -0400 | [diff] [blame] | 14 | #include <asm/arch/mmc_host_def.h> |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 15 | #include <asm/arch/mux.h> |
| 16 | #include <asm/arch/sys_proto.h> |
| 17 | #include <asm/mach-types.h> |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 18 | #include "igep00x0.h" |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 19 | |
John Rigby | 0d21ed0 | 2010-12-20 18:27:51 -0700 | [diff] [blame] | 20 | DECLARE_GLOBAL_DATA_PTR; |
| 21 | |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 22 | #if defined(CONFIG_CMD_NET) |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 23 | /* GPMC definitions for LAN9221 chips */ |
| 24 | static const u32 gpmc_lan_config[] = { |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 25 | NET_LAN9221_GPMC_CONFIG1, |
| 26 | NET_LAN9221_GPMC_CONFIG2, |
| 27 | NET_LAN9221_GPMC_CONFIG3, |
| 28 | NET_LAN9221_GPMC_CONFIG4, |
| 29 | NET_LAN9221_GPMC_CONFIG5, |
| 30 | NET_LAN9221_GPMC_CONFIG6, |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 31 | }; |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 32 | #endif |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 33 | |
| 34 | /* |
| 35 | * Routine: board_init |
| 36 | * Description: Early hardware init. |
| 37 | */ |
| 38 | int board_init(void) |
| 39 | { |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 40 | gpmc_init(); /* in SRAM or SDRAM, finish GPMC */ |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 41 | /* boot param addr */ |
| 42 | gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100); |
| 43 | |
| 44 | return 0; |
| 45 | } |
| 46 | |
Javier Martinez Canillas | d549ace | 2012-12-27 03:36:01 +0000 | [diff] [blame] | 47 | #if defined(CONFIG_SHOW_BOOT_PROGRESS) && !defined(CONFIG_SPL_BUILD) |
| 48 | void show_boot_progress(int val) |
| 49 | { |
| 50 | if (val < 0) { |
| 51 | /* something went wrong */ |
| 52 | return; |
| 53 | } |
| 54 | |
| 55 | if (!gpio_request(IGEP00X0_GPIO_LED, "")) |
| 56 | gpio_direction_output(IGEP00X0_GPIO_LED, 1); |
| 57 | } |
| 58 | #endif |
| 59 | |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 60 | #ifdef CONFIG_SPL_BUILD |
| 61 | /* |
| 62 | * Routine: omap_rev_string |
| 63 | * Description: For SPL builds output board rev |
| 64 | */ |
| 65 | void omap_rev_string(void) |
| 66 | { |
| 67 | } |
| 68 | |
| 69 | /* |
| 70 | * Routine: get_board_mem_timings |
| 71 | * Description: If we use SPL then there is no x-loader nor config header |
| 72 | * so we have to setup the DDR timings ourself on both banks. |
| 73 | */ |
Peter Barada | edb5c2f | 2012-11-13 07:40:28 +0000 | [diff] [blame] | 74 | void get_board_mem_timings(struct board_sdrc_timings *timings) |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 75 | { |
Peter Barada | edb5c2f | 2012-11-13 07:40:28 +0000 | [diff] [blame] | 76 | timings->mr = MICRON_V_MR_165; |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 77 | #ifdef CONFIG_BOOT_NAND |
Peter Barada | edb5c2f | 2012-11-13 07:40:28 +0000 | [diff] [blame] | 78 | timings->mcfg = MICRON_V_MCFG_200(256 << 20); |
| 79 | timings->ctrla = MICRON_V_ACTIMA_200; |
| 80 | timings->ctrlb = MICRON_V_ACTIMB_200; |
| 81 | timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 82 | #else |
| 83 | if (get_cpu_family() == CPU_OMAP34XX) { |
Peter Barada | edb5c2f | 2012-11-13 07:40:28 +0000 | [diff] [blame] | 84 | timings->mcfg = NUMONYX_V_MCFG_165(256 << 20); |
| 85 | timings->ctrla = NUMONYX_V_ACTIMA_165; |
| 86 | timings->ctrlb = NUMONYX_V_ACTIMB_165; |
| 87 | timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz; |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 88 | |
| 89 | } else { |
Peter Barada | edb5c2f | 2012-11-13 07:40:28 +0000 | [diff] [blame] | 90 | timings->mcfg = NUMONYX_V_MCFG_200(256 << 20); |
| 91 | timings->ctrla = NUMONYX_V_ACTIMA_200; |
| 92 | timings->ctrlb = NUMONYX_V_ACTIMB_200; |
| 93 | timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 94 | } |
| 95 | #endif |
| 96 | } |
| 97 | #endif |
| 98 | |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 99 | #if defined(CONFIG_CMD_NET) |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 100 | /* |
| 101 | * Routine: setup_net_chip |
| 102 | * Description: Setting up the configuration GPMC registers specific to the |
| 103 | * Ethernet hardware. |
| 104 | */ |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 105 | static void setup_net_chip(void) |
| 106 | { |
| 107 | struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE; |
| 108 | |
| 109 | enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5], 0x2C000000, |
| 110 | GPMC_SIZE_16M); |
| 111 | |
| 112 | /* Enable off mode for NWE in PADCONF_GPMC_NWE register */ |
| 113 | writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe); |
| 114 | /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */ |
| 115 | writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe); |
| 116 | /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */ |
| 117 | writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00, |
| 118 | &ctrl_base->gpmc_nadv_ale); |
| 119 | |
| 120 | /* Make GPIO 64 as output pin and send a magic pulse through it */ |
Sanjeev Premi | 7b3dc82 | 2011-09-08 10:51:01 -0400 | [diff] [blame] | 121 | if (!gpio_request(64, "")) { |
| 122 | gpio_direction_output(64, 0); |
| 123 | gpio_set_value(64, 1); |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 124 | udelay(1); |
Sanjeev Premi | 7b3dc82 | 2011-09-08 10:51:01 -0400 | [diff] [blame] | 125 | gpio_set_value(64, 0); |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 126 | udelay(1); |
Sanjeev Premi | 7b3dc82 | 2011-09-08 10:51:01 -0400 | [diff] [blame] | 127 | gpio_set_value(64, 1); |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 128 | } |
| 129 | } |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 130 | #else |
| 131 | static inline void setup_net_chip(void) {} |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 132 | #endif |
| 133 | |
Javier Martinez Canillas | 361fc83 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 134 | #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD) |
Enric Balletbo i Serra | da898a9 | 2010-11-04 15:34:33 -0400 | [diff] [blame] | 135 | int board_mmc_init(bd_t *bis) |
| 136 | { |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 137 | return omap_mmc_init(0, 0, 0, -1, -1); |
Enric Balletbo i Serra | da898a9 | 2010-11-04 15:34:33 -0400 | [diff] [blame] | 138 | } |
| 139 | #endif |
| 140 | |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 141 | /* |
| 142 | * Routine: misc_init_r |
| 143 | * Description: Configure board specific parts |
| 144 | */ |
| 145 | int misc_init_r(void) |
| 146 | { |
| 147 | twl4030_power_init(); |
| 148 | |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 149 | setup_net_chip(); |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 150 | |
| 151 | dieid_num_r(); |
| 152 | |
| 153 | return 0; |
| 154 | } |
| 155 | |
| 156 | /* |
| 157 | * Routine: set_muxconf_regs |
| 158 | * Description: Setting up the configuration Mux registers specific to the |
| 159 | * hardware. Many pins need to be moved from protect to primary |
| 160 | * mode. |
| 161 | */ |
| 162 | void set_muxconf_regs(void) |
| 163 | { |
| 164 | MUX_DEFAULT(); |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 165 | |
| 166 | #if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020) |
| 167 | MUX_IGEP0020(); |
| 168 | #endif |
| 169 | |
| 170 | #if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030) |
| 171 | MUX_IGEP0030(); |
| 172 | #endif |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 173 | } |
| 174 | |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 175 | #if defined(CONFIG_CMD_NET) |
Enric Balletbo i Serra | 2ce268c | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 176 | int board_eth_init(bd_t *bis) |
| 177 | { |
| 178 | int rc = 0; |
| 179 | #ifdef CONFIG_SMC911X |
| 180 | rc = smc911x_initialize(0, CONFIG_SMC911X_BASE); |
| 181 | #endif |
| 182 | return rc; |
| 183 | } |
Javier Martinez Canillas | e9b1452 | 2012-12-27 01:35:56 +0000 | [diff] [blame] | 184 | #endif |