blob: 21bea62e9b7364fced07dafca3a0406d67677ed7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +00002/*
3 * (C) Copyright 2002
4 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
5 * Marius Groeger <mgroeger@sysgo.de>
6 *
7 * (C) Copyright 2002
8 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
9 *
10 * (C) Copyright 2003
11 * Texas Instruments, <www.ti.com>
12 * Kshitij Gupta <Kshitij@ti.com>
13 *
14 * (C) Copyright 2004
15 * ARM Ltd.
16 * Philippe Robin, <philippe.robin@arm.com>
wdenk4989f872004-03-14 15:06:13 +000017 */
18
19#include <common.h>
Simon Glass1ea97892020-05-10 11:40:00 -060020#include <bootstage.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070021#include <cpu_func.h>
Simon Glass11c89f32017-05-17 17:18:03 -060022#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060023#include <env.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070024#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060025#include <net.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070026#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000027#include <asm/io.h>
Linus Walleij616d9a02015-07-27 11:22:48 +020028#include <dm/platform_data/serial_pl01x.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000029#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000030#include "integrator-sc.h"
Simon Glass0ffb9d62017-05-31 19:47:48 -060031#include <asm/mach-types.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070032
Wolfgang Denk6405a152006-03-31 18:32:53 +020033DECLARE_GLOBAL_DATA_PTR;
34
Simon Glassb75b15b2020-12-03 16:55:23 -070035static const struct pl01x_serial_plat serial_plat = {
Linus Walleij616d9a02015-07-27 11:22:48 +020036 .base = 0x16000000,
37#ifdef CONFIG_ARCH_CINTEGRATOR
38 .type = TYPE_PL011,
39 .clock = 14745600,
40#else
41 .type = TYPE_PL010,
42 .clock = 0, /* Not used for PL010 */
43#endif
44};
45
46U_BOOT_DEVICE(integrator_serials) = {
47 .name = "serial_pl01x",
Simon Glassb75b15b2020-12-03 16:55:23 -070048 .plat = &serial_plat,
Linus Walleij616d9a02015-07-27 11:22:48 +020049};
50
wdenk4989f872004-03-14 15:06:13 +000051void peripheral_power_enable (void);
52
53#if defined(CONFIG_SHOW_BOOT_PROGRESS)
54void show_boot_progress(int progress)
55{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020056 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000057}
58#endif
59
60#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
61
wdenk4989f872004-03-14 15:06:13 +000062/*
63 * Miscellaneous platform dependent initialisations
64 */
65
66int board_init (void)
67{
Linus Walleij4c08ac02011-11-09 06:15:59 +000068 u32 val;
69
wdenk4989f872004-03-14 15:06:13 +000070 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020071#ifdef CONFIG_ARCH_CINTEGRATOR
72 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
73#else
wdenk767fbd42004-10-10 18:41:04 +000074 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020075#endif
wdenk4989f872004-03-14 15:06:13 +000076
77 /* adress of boot parameters */
78 gd->bd->bi_boot_params = 0x00000100;
79
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020080#ifdef CONFIG_CM_REMAP
81extern void cm_remap(void);
82 cm_remap(); /* remaps writeable memory to 0x00000000 */
83#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020084
Linus Walleij6f716fe2011-11-09 06:16:37 +000085#ifdef CONFIG_ARCH_CINTEGRATOR
86 /*
87 * Flash protection on the Integrator/CP is in a simple register
88 */
89 val = readl(CP_FLASHPROG);
90 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
91 writel(val, CP_FLASHPROG);
92#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000093 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000094 * The Integrator/AP has some special protection mechanisms
95 * for the external memories, first the External Bus Interface (EBI)
96 * then the system controller (SC).
97 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000098 * The system comes up with the flash memory non-writable and
99 * configuration locked. If we want U-Boot to be used for flash
100 * access we cannot have the flash memory locked.
101 */
102 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
103 val = readl(EBI_BASE + EBI_CSR1_REG);
104 val &= EBI_CSR_WREN_MASK;
105 val |= EBI_CSR_WREN_ENABLE;
106 writel(val, EBI_BASE + EBI_CSR1_REG);
107 writel(0, EBI_BASE + EBI_LOCK_REG);
108
Linus Walleij6f716fe2011-11-09 06:16:37 +0000109 /*
110 * Set up the system controller to remove write protection from
111 * the flash memory and enable Vpp
112 */
113 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
114#endif
115
Simon Glassfbf091b2019-11-14 12:57:36 -0700116 icache_enable();
wdenk4989f872004-03-14 15:06:13 +0000117
wdenk4989f872004-03-14 15:06:13 +0000118 return 0;
119}
120
wdenk4989f872004-03-14 15:06:13 +0000121int misc_init_r (void)
122{
Simon Glass6a38e412017-08-03 12:22:09 -0600123 env_set("verify", "n");
wdenk4989f872004-03-14 15:06:13 +0000124 return (0);
125}
126
Linus Walleijfd042602011-10-23 21:02:03 +0000127/*
128 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
129 * from there, which means we cannot test the RAM underneath the ROM at this
130 * point. It will be unmapped later on, when we are executing from the
131 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
132 * RAM on higher addresses works fine.
133 */
134#define REMAPPED_FLASH_SZ 0x40000
135
wdenk4989f872004-03-14 15:06:13 +0000136int dram_init (void)
137{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000138 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200139#ifdef CONFIG_CM_SPD_DETECT
140 {
141extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000142 u32 cm_reg_sdram;
143 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200144
145 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200146 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200147
148 /* Obtain the SDRAM size from the CM SDRAM register */
149
Linus Walleijaa371bc2011-11-09 06:14:40 +0000150 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200151 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200152 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200153 * 0xXXXXXXbbb000bb 16 MB
154 * 0xXXXXXXbbb001bb 32 MB
155 * 0xXXXXXXbbb010bb 64 MB
156 * 0xXXXXXXbbb011bb 128 MB
157 * 0xXXXXXXbbb100bb 256 MB
158 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200159 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000160 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000161 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
162 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000163 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200164 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000165#else
Linus Walleijfd042602011-10-23 21:02:03 +0000166 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
167 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000168 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200169#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000170 /* We only have one bank of RAM, set it to whatever was detected */
171 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200172
wdenk4989f872004-03-14 15:06:13 +0000173 return 0;
174}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200175
Ben Warren0fd6aae2009-10-04 22:37:03 -0700176#ifdef CONFIG_CMD_NET
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900177int board_eth_init(struct bd_info *bis)
Ben Warren052a5ea2008-08-31 20:37:00 -0700178{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700179 int rc = 0;
180#ifdef CONFIG_SMC91111
181 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
182#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700183 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700184 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700185}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200186#endif