blob: fe7d10844507a03f64265c0bcaa3ffa7fdb64178 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Michal Simek250e05e2015-11-30 14:14:56 +010013#include <dm.h>
Michal Simekc8142d42021-12-15 11:00:01 +010014#include <generic-phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Michal Simek19dfc472012-09-13 20:23:34 +000016#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020017#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000018#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020019#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000020#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060021#include <asm/cache.h>
Michal Simek19dfc472012-09-13 20:23:34 +000022#include <asm/io.h>
23#include <phy.h>
Michal Simekc86e7fc2021-12-06 16:25:20 +010024#include <reset.h>
Michal Simek19dfc472012-09-13 20:23:34 +000025#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010026#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000027#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053028#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020029#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020030#include <asm/arch/sys_proto.h>
Simon Glass9bc15642020-02-03 07:36:16 -070031#include <dm/device_compat.h>
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053032#include <linux/bitfield.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060033#include <linux/bitops.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070034#include <linux/err.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090035#include <linux/errno.h>
Michal Simekb0017982022-03-30 11:07:53 +020036#include <eth_phy.h>
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +020037#include <zynqmp_firmware.h>
Michal Simek19dfc472012-09-13 20:23:34 +000038
Michal Simek19dfc472012-09-13 20:23:34 +000039/* Bit/mask specification */
40#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
41#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
42#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
43#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
44#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
45
46#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
47#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
48#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
49
50#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
51#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
52#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
53
54/* Wrap bit, last descriptor */
55#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
56#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020057#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000058
Michal Simek19dfc472012-09-13 20:23:34 +000059#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
60#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
61#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
62#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
63
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
65#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
66#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
67#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053068#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053069#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek19dfc472012-09-13 20:23:34 +000070
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053071#ifdef CONFIG_ARM64
72# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
73#else
74# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
75#endif
76
77#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
78 ZYNQ_GEM_NWCFG_FDEN | \
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +053079 ZYNQ_GEM_NWCFG_FSREM)
Michal Simek19dfc472012-09-13 20:23:34 +000080
81#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
82
83#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
84/* Use full configured addressable space (8 Kb) */
85#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
86/* Use full configured addressable space (4 Kb) */
87#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
88/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
89#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
90
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053091#if defined(CONFIG_PHYS_64BIT)
92# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
93#else
94# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
95#endif
96
Michal Simek19dfc472012-09-13 20:23:34 +000097#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
98 ZYNQ_GEM_DMACR_RXSIZE | \
99 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530100 ZYNQ_GEM_DMACR_RXBUF | \
101 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000102
Michal Simek975ae352015-08-17 09:57:46 +0200103#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
104
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530105#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
106
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530107#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
108
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100109#define MDIO_IDLE_TIMEOUT_MS 100
110
Michal Simekab72cb42013-04-22 14:41:09 +0200111/* Use MII register 1 (MII status register) to detect PHY */
112#define PHY_DETECT_REG 1
113
114/* Mask used to verify certain PHY features (or register contents)
115 * in the register above:
116 * 0x1000: 10Mbps full duplex support
117 * 0x0800: 10Mbps half duplex support
118 * 0x0008: Auto-negotiation support
119 */
120#define PHY_DETECT_MASK 0x1808
121
Stefan Roese7acfc262023-01-25 08:09:08 +0100122/* PCS (SGMII) Link Status */
123#define ZYNQ_GEM_PCSSTATUS_LINK BIT(2)
124#define ZYNQ_GEM_PCSSTATUS_ANEG_COMPL BIT(5)
125
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530126/* TX BD status masks */
127#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
128#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
129#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
130
Soren Brinkmann4dded982013-11-21 13:39:01 -0800131/* Clock frequencies for different speeds */
132#define ZYNQ_GEM_FREQUENCY_10 2500000UL
133#define ZYNQ_GEM_FREQUENCY_100 25000000UL
134#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
135
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700136#define RXCLK_EN BIT(0)
137
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530138/* GEM specific constants for CLK. */
139#define GEM_CLK_DIV8 0
140#define GEM_CLK_DIV16 1
141#define GEM_CLK_DIV32 2
142#define GEM_CLK_DIV48 3
143#define GEM_CLK_DIV64 4
144#define GEM_CLK_DIV96 5
145#define GEM_CLK_DIV128 6
146#define GEM_CLK_DIV224 7
147
148#define GEM_MDC_SET(val) FIELD_PREP(GENMASK(20, 18), val)
149
Michal Simek19dfc472012-09-13 20:23:34 +0000150/* Device registers */
151struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200152 u32 nwctrl; /* 0x0 - Network Control reg */
153 u32 nwcfg; /* 0x4 - Network Config reg */
154 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000155 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200156 u32 dmacr; /* 0x10 - DMA Control reg */
157 u32 txsr; /* 0x14 - TX Status reg */
158 u32 rxqbase; /* 0x18 - RX Q Base address reg */
159 u32 txqbase; /* 0x1c - TX Q Base address reg */
160 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000161 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200162 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000163 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200164 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000165 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200166 u32 hashl; /* 0x80 - Hash Low address reg */
167 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000168#define LADDR_LOW 0
169#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200170 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
171 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000172 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200173#define STAT_SIZE 44
174 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530175 u32 reserved9[20];
176 u32 pcscntrl;
Stefan Roese7acfc262023-01-25 08:09:08 +0100177 u32 pcsstatus;
178 u32 rserved12[35];
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530179 u32 dcfg6; /* 0x294 Design config reg6 */
180 u32 reserved7[106];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700181 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
182 u32 reserved8[15];
183 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530184 u32 reserved10[17];
185 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
186 u32 reserved11[2];
187 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000188};
189
190/* BD descriptors */
191struct emac_bd {
192 u32 addr; /* Next descriptor pointer */
193 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530194#if defined(CONFIG_PHYS_64BIT)
195 u32 addr_hi;
196 u32 reserved;
197#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000198};
199
Michal Simekc40c93e2019-05-22 14:12:20 +0200200/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530201#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530202/* Page table entries are set to 1MB, or multiples of 1MB
203 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
204 */
205#define BD_SPACE 0x100000
206/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200207#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000208
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700209/* Setup the first free TX descriptor */
210#define TX_FREE_DESC 2
211
Michal Simek19dfc472012-09-13 20:23:34 +0000212/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
213struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530214 struct emac_bd *tx_bd;
215 struct emac_bd *rx_bd;
216 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000217 u32 rxbd_current;
218 u32 rx_first_buf;
219 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100220 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100221 struct zynq_gem_regs *iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200222 struct zynq_gem_regs *mdiobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200223 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000224 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530225 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000226 struct mii_dev *bus;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700227 struct clk rx_clk;
228 struct clk tx_clk;
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530229 struct clk pclk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200230 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530231 bool int_pcs;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530232 bool dma_64bit;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700233 u32 clk_en_info;
Michal Simekc86e7fc2021-12-06 16:25:20 +0100234 struct reset_ctl_bulk resets;
Michal Simek19dfc472012-09-13 20:23:34 +0000235};
236
Michal Simek70551ca2018-06-13 10:00:30 +0200237static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100238 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000239{
240 u32 mgtcr;
Michal Simek55ee1862016-05-30 10:43:11 +0200241 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simeke6709652016-12-12 09:47:26 +0100242 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000243
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100244 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100245 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100246 if (err)
247 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000248
249 /* Construct mgtcr mask for the operation */
250 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
251 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
252 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
253
254 /* Write mgtcr and wait for completion */
255 writel(mgtcr, &regs->phymntnc);
256
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100257 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Ashok Reddy Soma06250462021-11-18 13:05:24 +0100258 true, MDIO_IDLE_TIMEOUT_MS, false);
Michal Simeke6709652016-12-12 09:47:26 +0100259 if (err)
260 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000261
262 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
263 *data = readl(&regs->phymntnc);
264
265 return 0;
266}
267
Michal Simek70551ca2018-06-13 10:00:30 +0200268static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100269 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000270{
Michal Simek70551ca2018-06-13 10:00:30 +0200271 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200272
Michal Simek1a63ee22015-11-30 10:24:15 +0100273 ret = phy_setup_op(priv, phy_addr, regnum,
274 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200275
276 if (!ret)
277 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
278 phy_addr, regnum, *val);
279
280 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000281}
282
Michal Simek70551ca2018-06-13 10:00:30 +0200283static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100284 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000285{
Michal Simekc919c2c2015-10-07 16:34:51 +0200286 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
287 regnum, data);
288
Michal Simek1a63ee22015-11-30 10:24:15 +0100289 return phy_setup_op(priv, phy_addr, regnum,
290 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000291}
292
Michal Simek250e05e2015-11-30 14:14:56 +0100293static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000294{
295 u32 i, macaddrlow, macaddrhigh;
Simon Glassfa20e932020-12-03 16:55:20 -0700296 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100297 struct zynq_gem_priv *priv = dev_get_priv(dev);
298 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000299
300 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100301 macaddrlow = pdata->enetaddr[0];
302 macaddrlow |= pdata->enetaddr[1] << 8;
303 macaddrlow |= pdata->enetaddr[2] << 16;
304 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000305
306 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100307 macaddrhigh = pdata->enetaddr[4];
308 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000309
310 for (i = 0; i < 4; i++) {
311 writel(0, &regs->laddr[i][LADDR_LOW]);
312 writel(0, &regs->laddr[i][LADDR_HIGH]);
313 /* Do not use MATCHx register */
314 writel(0, &regs->match[i]);
315 }
316
317 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
318 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
319
320 return 0;
321}
322
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530323static u32 gem_mdc_clk_div(struct zynq_gem_priv *priv)
324{
325 u32 config;
326 unsigned long pclk_hz;
327
328 pclk_hz = clk_get_rate(&priv->pclk);
329 if (pclk_hz <= 20000000)
330 config = GEM_MDC_SET(GEM_CLK_DIV8);
331 else if (pclk_hz <= 40000000)
332 config = GEM_MDC_SET(GEM_CLK_DIV16);
333 else if (pclk_hz <= 80000000)
334 config = GEM_MDC_SET(GEM_CLK_DIV32);
335 else if (pclk_hz <= 120000000)
336 config = GEM_MDC_SET(GEM_CLK_DIV48);
337 else if (pclk_hz <= 160000000)
338 config = GEM_MDC_SET(GEM_CLK_DIV64);
339 else if (pclk_hz <= 240000000)
340 config = GEM_MDC_SET(GEM_CLK_DIV96);
341 else if (pclk_hz <= 320000000)
342 config = GEM_MDC_SET(GEM_CLK_DIV128);
343 else
344 config = GEM_MDC_SET(GEM_CLK_DIV224);
345
346 return config;
347}
348
Michal Simek250e05e2015-11-30 14:14:56 +0100349static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000350{
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530351 int ret, val;
Michal Simek250e05e2015-11-30 14:14:56 +0100352 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek55ee1862016-05-30 10:43:11 +0200353 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530354 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000355 const u32 supported = SUPPORTED_10baseT_Half |
356 SUPPORTED_10baseT_Full |
357 SUPPORTED_100baseT_Half |
358 SUPPORTED_100baseT_Full |
359 SUPPORTED_1000baseT_Half |
360 SUPPORTED_1000baseT_Full;
361
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530362 val = gem_mdc_clk_div(priv);
363 if (val)
364 writel(val, &regs->nwcfg);
365
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100366 /* Enable only MDIO bus */
Michal Simek55ee1862016-05-30 10:43:11 +0200367 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100368
Michal Simekb0017982022-03-30 11:07:53 +0200369 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
370 priv->phyaddr = eth_phy_get_addr(dev);
371
Michal Simek7cd7ea62015-11-30 13:54:43 +0100372 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
373 priv->interface);
Venkatesh Yadav Abbarapu1bbe4502022-09-29 10:26:05 +0530374 if (IS_ERR_OR_NULL(priv->phydev))
Michal Simek2c68e082015-11-30 14:03:37 +0100375 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100376
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200377 if (priv->max_speed) {
378 ret = phy_set_supported(priv->phydev, priv->max_speed);
379 if (ret)
380 return ret;
381 }
382
Siva Durga Prasad Paladugu12203502019-03-27 17:39:59 +0530383 priv->phydev->supported &= supported | ADVERTISED_Pause |
384 ADVERTISED_Asym_Pause;
385
Michal Simek7cd7ea62015-11-30 13:54:43 +0100386 priv->phydev->advertising = priv->phydev->supported;
Ashok Reddy Somabea12f42022-01-14 13:08:07 +0100387 if (!ofnode_valid(priv->phydev->node))
388 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500389
Michal Simek24ce2322016-05-18 14:37:23 +0200390 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100391}
392
Michal Simek250e05e2015-11-30 14:14:56 +0100393static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100394{
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530395 u32 i, nwconfig, nwcfg;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200396 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100397 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100398 struct zynq_gem_priv *priv = dev_get_priv(dev);
399 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200400 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100401 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
402 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
403
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530404 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
405 priv->dma_64bit = true;
406 else
407 priv->dma_64bit = false;
408
409#if defined(CONFIG_PHYS_64BIT)
410 if (!priv->dma_64bit) {
411 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
412 __func__);
413 return -EINVAL;
414 }
415#else
416 if (priv->dma_64bit)
417 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
418 __func__);
419#endif
420
Michal Simeka94f84d2013-01-24 13:04:12 +0100421 if (!priv->init) {
422 /* Disable all interrupts */
423 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000424
Michal Simeka94f84d2013-01-24 13:04:12 +0100425 /* Disable the receiver & transmitter */
426 writel(0, &regs->nwctrl);
427 writel(0, &regs->txsr);
428 writel(0, &regs->rxsr);
429 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000430
Michal Simeka94f84d2013-01-24 13:04:12 +0100431 /* Clear the Hash registers for the mac address
432 * pointed by AddressPtr
433 */
434 writel(0x0, &regs->hashl);
435 /* Write bits [63:32] in TOP */
436 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000437
Michal Simeka94f84d2013-01-24 13:04:12 +0100438 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200439 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100440 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000441
Michal Simeka94f84d2013-01-24 13:04:12 +0100442 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530443 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000444
Michal Simeka94f84d2013-01-24 13:04:12 +0100445 for (i = 0; i < RX_BUF; i++) {
446 priv->rx_bd[i].status = 0xF0000000;
447 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530448 (lower_32_bits((ulong)(priv->rxbuffers)
449 + (i * PKTSIZE_ALIGN)));
450#if defined(CONFIG_PHYS_64BIT)
451 priv->rx_bd[i].addr_hi =
452 (upper_32_bits((ulong)(priv->rxbuffers)
453 + (i * PKTSIZE_ALIGN)));
454#endif
455 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100456 /* WRAP bit to last BD */
457 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
458 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530459 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
460#if defined(CONFIG_PHYS_64BIT)
461 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
462#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000463
Michal Simeka94f84d2013-01-24 13:04:12 +0100464 /* Setup for DMA Configuration register */
465 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000466
Michal Simeka94f84d2013-01-24 13:04:12 +0100467 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek55ee1862016-05-30 10:43:11 +0200468 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000469
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700470 /* Disable the second priority queue */
471 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530472#if defined(CONFIG_PHYS_64BIT)
473 dummy_tx_bd->addr_hi = 0;
474#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700475 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
476 ZYNQ_GEM_TXBUF_LAST_MASK|
477 ZYNQ_GEM_TXBUF_USED_MASK;
478
479 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
480 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530481#if defined(CONFIG_PHYS_64BIT)
482 dummy_rx_bd->addr_hi = 0;
483#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700484 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700485
486 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
487 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
488
Michal Simeka94f84d2013-01-24 13:04:12 +0100489 priv->init++;
490 }
491
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200492 ret = phy_startup(priv->phydev);
493 if (ret)
494 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000495
Michal Simek43b38322015-11-30 13:44:49 +0100496 if (!priv->phydev->link) {
497 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100498 return -1;
499 }
500
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530501 nwconfig = ZYNQ_GEM_NWCFG_INIT;
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530502
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530503 /*
504 * Set SGMII enable PCS selection only if internal PCS/PMA
505 * core is used and interface is SGMII.
506 */
507 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
508 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530509 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
510 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530511 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530512
Michal Simek43b38322015-11-30 13:44:49 +0100513 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200514 case SPEED_1000:
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530515 nwconfig |= ZYNQ_GEM_NWCFG_SPEED1000;
Soren Brinkmann4dded982013-11-21 13:39:01 -0800516 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200517 break;
518 case SPEED_100:
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530519 nwconfig |= ZYNQ_GEM_NWCFG_SPEED100;
Soren Brinkmann4dded982013-11-21 13:39:01 -0800520 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200521 break;
522 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800523 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200524 break;
525 }
Venkatesh Yadav Abbarapu845172f2023-09-22 10:20:10 +0530526 nwcfg = readl(&regs->nwcfg);
527 nwcfg |= nwconfig;
528 if (nwcfg)
529 writel(nwcfg, &regs->nwcfg);
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600530
531#ifdef CONFIG_ARM64
532 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
533 priv->int_pcs) {
534 /*
535 * Disable AN for fixed link configuration, enable otherwise.
536 * Must be written after PCS_SEL is set in nwconfig,
537 * otherwise writes will not take effect.
538 */
Stefan Roese7acfc262023-01-25 08:09:08 +0100539 if (priv->phydev->phy_id != PHY_FIXED_ID) {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600540 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
541 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100542 /*
543 * When the PHY link is already up, the PCS link needs
544 * to get re-checked
545 */
546 if (priv->phydev->link) {
547 u32 pcsstatus;
548
549 pcsstatus = ZYNQ_GEM_PCSSTATUS_LINK |
550 ZYNQ_GEM_PCSSTATUS_ANEG_COMPL;
551 ret = wait_for_bit_le32(&regs->pcsstatus,
552 pcsstatus,
553 true, 5000, true);
554 if (ret) {
555 dev_warn(dev,
556 "no PCS (SGMII) link\n");
557 } else {
558 /*
559 * Some additional minimal delay seems
560 * to be needed so that the first
561 * packet will be sent correctly
562 */
563 mdelay(1);
564 }
565 }
566 } else {
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600567 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
568 &regs->pcscntrl);
Stefan Roese7acfc262023-01-25 08:09:08 +0100569 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600570 }
571#endif
David Andrey73875dc2013-04-05 17:24:24 +0200572
Michal Simeka170e432022-08-26 10:30:47 +0200573 ret = clk_get_rate(&priv->tx_clk);
574 if (ret != clk_rate) {
575 ret = clk_set_rate(&priv->tx_clk, clk_rate);
576 if (IS_ERR_VALUE(ret)) {
577 dev_err(dev, "failed to set tx clock rate %ld\n", clk_rate);
578 return ret;
579 }
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100580 }
581
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700582 ret = clk_enable(&priv->tx_clk);
Michal Simek41710952021-02-09 15:28:15 +0100583 if (ret) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100584 dev_err(dev, "failed to enable tx clock\n");
585 return ret;
586 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200587
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700588 if (priv->clk_en_info & RXCLK_EN) {
589 ret = clk_enable(&priv->rx_clk);
590 if (ret) {
591 dev_err(dev, "failed to enable rx clock\n");
592 return ret;
593 }
594 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200595 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
596 ZYNQ_GEM_NWCTRL_TXEN_MASK);
597
Michal Simek19dfc472012-09-13 20:23:34 +0000598 return 0;
599}
600
Michal Simek250e05e2015-11-30 14:14:56 +0100601static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000602{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530603 dma_addr_t addr;
604 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100605 struct zynq_gem_priv *priv = dev_get_priv(dev);
606 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200607 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000608
Michal Simek19dfc472012-09-13 20:23:34 +0000609 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530610 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000611
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530612 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
613#if defined(CONFIG_PHYS_64BIT)
614 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
615#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530616 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200617 ZYNQ_GEM_TXBUF_LAST_MASK;
618 /* Dummy descriptor to mark it as the last in descriptor chain */
619 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530620#if defined(CONFIG_PHYS_64BIT)
621 current_bd->addr_hi = 0x0;
622#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200623 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
624 ZYNQ_GEM_TXBUF_LAST_MASK|
625 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530626
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200627 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530628 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
629#if defined(CONFIG_PHYS_64BIT)
630 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
631#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200632
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530633 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530634 addr &= ~(ARCH_DMA_MINALIGN - 1);
635 size = roundup(len, ARCH_DMA_MINALIGN);
636 flush_dcache_range(addr, addr + size);
637 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000638
639 /* Start transmit */
640 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
641
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530642 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530643 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
644 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000645
Álvaro Fernåndez Rojas918de032018-01-23 17:14:55 +0100646 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
647 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000648}
649
650/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100651static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000652{
653 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530654 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100655 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000656 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000657
658 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100659 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000660
661 if (!(current_bd->status &
662 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
663 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100664 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000665 }
666
667 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100668 if (!frame_len) {
669 printf("%s: Zero size packet?\n", __func__);
670 return -1;
671 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530672
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530673#if defined(CONFIG_PHYS_64BIT)
674 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
675 | ((dma_addr_t)current_bd->addr_hi << 32));
676#else
Michal Simek57b02692015-12-09 14:26:48 +0100677 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530678#endif
Michal Simek57b02692015-12-09 14:26:48 +0100679 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530680
Michal Simek57b02692015-12-09 14:26:48 +0100681 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000682
Stefan Theil0f407c92018-12-17 09:12:30 +0100683 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
684 barrier();
685
Michal Simek57b02692015-12-09 14:26:48 +0100686 return frame_len;
687}
688
689static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
690{
691 struct zynq_gem_priv *priv = dev_get_priv(dev);
692 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
693 struct emac_bd *first_bd;
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700694 dma_addr_t addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000695
Michal Simek57b02692015-12-09 14:26:48 +0100696 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
697 priv->rx_first_buf = priv->rxbd_current;
698 } else {
699 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
700 current_bd->status = 0xF0000000; /* FIXME */
701 }
Michal Simek19dfc472012-09-13 20:23:34 +0000702
Michal Simek57b02692015-12-09 14:26:48 +0100703 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
704 first_bd = &priv->rx_bd[priv->rx_first_buf];
705 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
706 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000707 }
708
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700709 /* Flush the cache for the packet as well */
710#if defined(CONFIG_PHYS_64BIT)
711 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
712 | ((dma_addr_t)current_bd->addr_hi << 32));
713#else
714 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
715#endif
716 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
717 ARCH_DMA_MINALIGN));
718 barrier();
719
Michal Simek57b02692015-12-09 14:26:48 +0100720 if ((++priv->rxbd_current) >= RX_BUF)
721 priv->rxbd_current = 0;
722
Michal Simek139f4102015-12-09 14:16:32 +0100723 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000724}
725
Michal Simek250e05e2015-11-30 14:14:56 +0100726static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000727{
Michal Simek250e05e2015-11-30 14:14:56 +0100728 struct zynq_gem_priv *priv = dev_get_priv(dev);
729 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000730
Michal Simekd9f2c112012-10-15 14:01:23 +0200731 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
732 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000733}
734
Michal Simek250e05e2015-11-30 14:14:56 +0100735static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
736 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000737{
Michal Simek250e05e2015-11-30 14:14:56 +0100738 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000739 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200740 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000741
Michal Simek250e05e2015-11-30 14:14:56 +0100742 ret = phyread(priv, addr, reg, &val);
743 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
744 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000745}
746
Michal Simek250e05e2015-11-30 14:14:56 +0100747static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
748 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000749{
Michal Simek250e05e2015-11-30 14:14:56 +0100750 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000751
Michal Simek250e05e2015-11-30 14:14:56 +0100752 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
753 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000754}
755
Michal Simekc86e7fc2021-12-06 16:25:20 +0100756static int zynq_gem_reset_init(struct udevice *dev)
757{
758 struct zynq_gem_priv *priv = dev_get_priv(dev);
759 int ret;
760
761 ret = reset_get_bulk(dev, &priv->resets);
762 if (ret == -ENOTSUPP || ret == -ENOENT)
763 return 0;
764 else if (ret)
765 return ret;
766
767 ret = reset_deassert_bulk(&priv->resets);
768 if (ret) {
769 reset_release_bulk(&priv->resets);
770 return ret;
771 }
772
773 return 0;
774}
775
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200776static int gem_zynqmp_set_dynamic_config(struct udevice *dev)
777{
778 u32 pm_info[2];
779 int ret;
780
Algapally Santosh Sagarbf34dd42023-02-01 02:55:53 -0700781 if (IS_ENABLED(CONFIG_ARCH_ZYNQMP) && IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200782 if (!zynqmp_pm_is_function_supported(PM_IOCTL,
783 IOCTL_SET_GEM_CONFIG)) {
784 ret = ofnode_read_u32_array(dev_ofnode(dev),
785 "power-domains",
786 pm_info,
787 ARRAY_SIZE(pm_info));
788 if (ret) {
789 dev_err(dev,
790 "Failed to read power-domains info\n");
791 return ret;
792 }
793
794 ret = zynqmp_pm_set_gem_config(pm_info[1],
795 GEM_CONFIG_FIXED, 0);
796 if (ret)
797 return ret;
798
799 ret = zynqmp_pm_set_gem_config(pm_info[1],
800 GEM_CONFIG_SGMII_MODE,
801 1);
802 if (ret)
803 return ret;
804 }
805 }
806
807 return 0;
808}
809
Michal Simek250e05e2015-11-30 14:14:56 +0100810static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000811{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530812 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100813 struct zynq_gem_priv *priv = dev_get_priv(dev);
814 int ret;
Michal Simekc8142d42021-12-15 11:00:01 +0100815 struct phy phy;
816
817 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
818 ret = generic_phy_get_by_index(dev, 0, &phy);
819 if (!ret) {
820 ret = generic_phy_init(&phy);
821 if (ret)
822 return ret;
823 } else if (ret != -ENOENT) {
824 debug("could not get phy (err %d)\n", ret);
825 return ret;
826 }
827 }
Michal Simek19dfc472012-09-13 20:23:34 +0000828
Michal Simekc86e7fc2021-12-06 16:25:20 +0100829 ret = zynq_gem_reset_init(dev);
830 if (ret)
831 return ret;
832
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530833 /* Align rxbuffers to ARCH_DMA_MINALIGN */
834 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200835 if (!priv->rxbuffers)
836 return -ENOMEM;
837
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530838 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddy60bf2162020-01-15 02:15:13 -0700839 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil0f407c92018-12-17 09:12:30 +0100840 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
841 barrier();
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530842
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530843 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530844 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek049c65b2020-02-06 14:36:46 +0100845 if (!bd_space) {
846 ret = -ENOMEM;
847 goto err1;
848 }
Michal Simekc8959f42018-06-13 15:20:35 +0200849
Michal Simek0afb6b22015-04-15 13:31:28 +0200850 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
851 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530852
853 /* Initialize the bd spaces for tx and rx bd's */
854 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530855 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530856
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700857 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530858 if (ret < 0) {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700859 dev_err(dev, "failed to get tx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100860 goto err2;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530861 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530862
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700863 if (priv->clk_en_info & RXCLK_EN) {
864 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
865 if (ret < 0) {
866 dev_err(dev, "failed to get rx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100867 goto err2;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700868 }
869 }
870
Venkatesh Yadav Abbarapu17544fc2023-06-19 09:19:22 +0530871 ret = clk_get_by_name(dev, "pclk", &priv->pclk);
872 if (ret < 0) {
873 dev_err(dev, "failed to get pclk clock\n");
874 goto err2;
875 }
876
Michal Simekb0017982022-03-30 11:07:53 +0200877 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
878 priv->bus = eth_phy_get_mdio_bus(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000879
Michal Simekb0017982022-03-30 11:07:53 +0200880 if (!priv->bus) {
881 priv->bus = mdio_alloc();
882 priv->bus->read = zynq_gem_miiphy_read;
883 priv->bus->write = zynq_gem_miiphy_write;
884 priv->bus->priv = priv;
885
886 ret = mdio_register_seq(priv->bus, dev_seq(dev));
887 if (ret)
888 goto err2;
889 }
890
891 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
892 eth_phy_set_mdio_bus(dev, priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100893
894 ret = zynq_phy_init(dev);
895 if (ret)
Michael Walle465437c2021-02-10 22:41:57 +0100896 goto err3;
Michal Simek049c65b2020-02-06 14:36:46 +0100897
Jonas Karlmana8715ff2023-08-31 22:16:38 +0000898 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
899 generic_phy_valid(&phy)) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200900 if (IS_ENABLED(CONFIG_DM_ETH_PHY)) {
Michal Simek347d8252022-12-09 16:19:29 +0100901 if (device_is_compatible(dev, "cdns,zynqmp-gem") ||
902 device_is_compatible(dev, "xlnx,zynqmp-gem")) {
T Karthik Reddy4a0e6b52022-03-30 11:07:58 +0200903 ret = gem_zynqmp_set_dynamic_config(dev);
904 if (ret) {
905 dev_err
906 (dev,
907 "Failed to set gem dynamic config\n");
908 return ret;
909 }
910 }
911 }
Michal Simekc8142d42021-12-15 11:00:01 +0100912 ret = generic_phy_power_on(&phy);
913 if (ret)
914 return ret;
915 }
916
T Karthik Reddy297521e2022-03-30 11:07:55 +0200917 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
918 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phydev->addr,
919 phy_string_for_interface(priv->interface));
920
Michal Simek049c65b2020-02-06 14:36:46 +0100921 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000922
Michael Walle465437c2021-02-10 22:41:57 +0100923err3:
924 mdio_unregister(priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100925err2:
Michal Simek049c65b2020-02-06 14:36:46 +0100926 free(priv->tx_bd);
Michal Simek179f7d72021-02-11 19:03:30 +0100927err1:
928 free(priv->rxbuffers);
Michal Simek049c65b2020-02-06 14:36:46 +0100929 return ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100930}
Michal Simek19dfc472012-09-13 20:23:34 +0000931
Michal Simek250e05e2015-11-30 14:14:56 +0100932static int zynq_gem_remove(struct udevice *dev)
933{
934 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000935
Michal Simek250e05e2015-11-30 14:14:56 +0100936 free(priv->phydev);
937 mdio_unregister(priv->bus);
938 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000939
Michal Simek250e05e2015-11-30 14:14:56 +0100940 return 0;
941}
942
943static const struct eth_ops zynq_gem_ops = {
944 .start = zynq_gem_init,
945 .send = zynq_gem_send,
946 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100947 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100948 .stop = zynq_gem_halt,
949 .write_hwaddr = zynq_gem_setup_mac,
950};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100951
Simon Glassaad29ae2020-12-03 16:55:21 -0700952static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek250e05e2015-11-30 14:14:56 +0100953{
Simon Glassfa20e932020-12-03 16:55:20 -0700954 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100955 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530956 struct ofnode_phandle_args phandle_args;
Michal Simek250e05e2015-11-30 14:14:56 +0100957
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530958 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100959 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200960 priv->mdiobase = priv->iobase;
Michal Simek250e05e2015-11-30 14:14:56 +0100961 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100962 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100963
Michal Simek81145382018-09-20 09:42:27 +0200964 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
965 &phandle_args)) {
Michal Simek8ec90662016-05-30 10:43:11 +0200966 fdt_addr_t addr;
967 ofnode parent;
968
Michal Simek81145382018-09-20 09:42:27 +0200969 debug("phy-handle does exist %s\n", dev->name);
Michal Simekb0017982022-03-30 11:07:53 +0200970 if (!(IS_ENABLED(CONFIG_DM_ETH_PHY)))
971 priv->phyaddr = ofnode_read_u32_default
972 (phandle_args.node, "reg", -1);
973
Michal Simek81145382018-09-20 09:42:27 +0200974 priv->phy_of_node = phandle_args.node;
975 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
976 "max-speed",
977 SPEED_1000);
Michal Simek8ec90662016-05-30 10:43:11 +0200978
979 parent = ofnode_get_parent(phandle_args.node);
Michal Simekeac3c672021-12-06 14:53:17 +0100980 if (ofnode_name_eq(parent, "mdio"))
981 parent = ofnode_get_parent(parent);
982
Michal Simek8ec90662016-05-30 10:43:11 +0200983 addr = ofnode_get_addr(parent);
984 if (addr != FDT_ADDR_T_NONE) {
985 debug("MDIO bus not found %s\n", dev->name);
986 priv->mdiobase = (struct zynq_gem_regs *)addr;
987 }
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530988 }
Michal Simek250e05e2015-11-30 14:14:56 +0100989
Marek BehĂșnbc194772022-04-07 00:33:01 +0200990 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200991 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100992 return -EINVAL;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100993 priv->interface = pdata->phy_interface;
994
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530995 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530996
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700997 priv->clk_en_info = dev_get_driver_data(dev);
998
Michal Simek250e05e2015-11-30 14:14:56 +0100999 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +00001000}
Michal Simek250e05e2015-11-30 14:14:56 +01001001
1002static const struct udevice_id zynq_gem_ids[] = {
Michal Simek347d8252022-12-09 16:19:29 +01001003 { .compatible = "xlnx,versal-gem", .data = RXCLK_EN },
T Karthik Reddy68cd67d2021-02-03 03:10:48 -07001004 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek347d8252022-12-09 16:19:29 +01001005 { .compatible = "xlnx,zynqmp-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001006 { .compatible = "cdns,zynqmp-gem" },
Michal Simek347d8252022-12-09 16:19:29 +01001007 { .compatible = "xlnx,zynq-gem" },
Michal Simek250e05e2015-11-30 14:14:56 +01001008 { .compatible = "cdns,zynq-gem" },
1009 { .compatible = "cdns,gem" },
1010 { }
1011};
1012
1013U_BOOT_DRIVER(zynq_gem) = {
1014 .name = "zynq_gem",
1015 .id = UCLASS_ETH,
1016 .of_match = zynq_gem_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001017 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek250e05e2015-11-30 14:14:56 +01001018 .probe = zynq_gem_probe,
1019 .remove = zynq_gem_remove,
1020 .ops = &zynq_gem_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001021 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -07001022 .plat_auto = sizeof(struct eth_pdata),
Michal Simek250e05e2015-11-30 14:14:56 +01001023};