blob: 585951cd78e917045c2d0ecb113cba06698817ff [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Flemingad347bb2008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
4 * Andy Fleming
5 *
6 * Based vaguely on the Linux code
Andy Flemingad347bb2008-10-30 16:41:01 -05007 */
8
9#include <config.h>
10#include <common.h>
11#include <command.h>
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -060012#include <dm.h>
13#include <dm/device-internal.h>
Stephen Warrenbf0c7852014-05-23 12:47:06 -060014#include <errno.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050015#include <mmc.h>
16#include <part.h>
Peng Fan15305962016-10-11 15:08:43 +080017#include <power/regulator.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050018#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060019#include <memalign.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050020#include <linux/list.h>
Rabin Vincent69d4e2c2009-04-05 13:30:54 +053021#include <div64.h>
Paul Burton8d30cc92013-09-09 15:30:26 +010022#include "mmc_private.h"
Andy Flemingad347bb2008-10-30 16:41:01 -050023
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +020024static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +020025static int mmc_power_cycle(struct mmc *mmc);
Marek Vasuta318a7a2018-04-15 00:37:11 +020026#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +020027static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps);
Marek Vasutf537e392016-12-01 02:06:33 +010028#endif
Marek Vasutf537e392016-12-01 02:06:33 +010029
Simon Glasseba48f92017-07-29 11:35:31 -060030#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +020031
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +010032#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +020033static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout)
34{
35 return -ENOSYS;
36}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +010037#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +020038
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +020039__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanov020f2612012-12-03 02:19:46 +000040{
41 return -1;
42}
43
44int mmc_getwp(struct mmc *mmc)
45{
46 int wp;
47
48 wp = board_mmc_getwp(mmc);
49
Peter Korsgaardf7b15102013-03-21 04:00:03 +000050 if (wp < 0) {
Pantelis Antoniou2c850462014-03-11 19:34:20 +020051 if (mmc->cfg->ops->getwp)
52 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardf7b15102013-03-21 04:00:03 +000053 else
54 wp = 0;
55 }
Nikita Kiryanov020f2612012-12-03 02:19:46 +000056
57 return wp;
58}
59
Jeroen Hofstee47726302014-07-10 22:46:28 +020060__weak int board_mmc_getcd(struct mmc *mmc)
61{
Stefano Babic6e00edf2010-02-05 15:04:43 +010062 return -1;
63}
Simon Glass394dfc02016-06-12 23:30:22 -060064#endif
Stefano Babic6e00edf2010-02-05 15:04:43 +010065
Simon Glassb23d96e2016-06-12 23:30:20 -060066#ifdef CONFIG_MMC_TRACE
67void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
Andy Flemingad347bb2008-10-30 16:41:01 -050068{
Simon Glassb23d96e2016-06-12 23:30:20 -060069 printf("CMD_SEND:%d\n", cmd->cmdidx);
70 printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
71}
Marek Vasutdccb6082012-03-15 18:41:35 +000072
Simon Glassb23d96e2016-06-12 23:30:20 -060073void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
74{
Raffaele Recalcati894b1e22011-03-11 02:01:14 +000075 int i;
76 u8 *ptr;
77
Bin Meng8d1ad1e2016-03-17 21:53:14 -070078 if (ret) {
79 printf("\t\tRET\t\t\t %d\n", ret);
80 } else {
81 switch (cmd->resp_type) {
82 case MMC_RSP_NONE:
83 printf("\t\tMMC_RSP_NONE\n");
84 break;
85 case MMC_RSP_R1:
86 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
87 cmd->response[0]);
88 break;
89 case MMC_RSP_R1b:
90 printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
91 cmd->response[0]);
92 break;
93 case MMC_RSP_R2:
94 printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
95 cmd->response[0]);
96 printf("\t\t \t\t 0x%08X \n",
97 cmd->response[1]);
98 printf("\t\t \t\t 0x%08X \n",
99 cmd->response[2]);
100 printf("\t\t \t\t 0x%08X \n",
101 cmd->response[3]);
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000102 printf("\n");
Bin Meng8d1ad1e2016-03-17 21:53:14 -0700103 printf("\t\t\t\t\tDUMPING DATA\n");
104 for (i = 0; i < 4; i++) {
105 int j;
106 printf("\t\t\t\t\t%03d - ", i*4);
107 ptr = (u8 *)&cmd->response[i];
108 ptr += 3;
109 for (j = 0; j < 4; j++)
110 printf("%02X ", *ptr--);
111 printf("\n");
112 }
113 break;
114 case MMC_RSP_R3:
115 printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
116 cmd->response[0]);
117 break;
118 default:
119 printf("\t\tERROR MMC rsp not supported\n");
120 break;
Bin Meng4a4ef872016-03-17 21:53:13 -0700121 }
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000122 }
Simon Glassb23d96e2016-06-12 23:30:20 -0600123}
124
125void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
126{
127 int status;
128
129 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
130 printf("CURR STATE:%d\n", status);
131}
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000132#endif
Simon Glassb23d96e2016-06-12 23:30:20 -0600133
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200134#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
135const char *mmc_mode_name(enum bus_mode mode)
136{
137 static const char *const names[] = {
138 [MMC_LEGACY] = "MMC legacy",
139 [SD_LEGACY] = "SD Legacy",
140 [MMC_HS] = "MMC High Speed (26MHz)",
141 [SD_HS] = "SD High Speed (50MHz)",
142 [UHS_SDR12] = "UHS SDR12 (25MHz)",
143 [UHS_SDR25] = "UHS SDR25 (50MHz)",
144 [UHS_SDR50] = "UHS SDR50 (100MHz)",
145 [UHS_SDR104] = "UHS SDR104 (208MHz)",
146 [UHS_DDR50] = "UHS DDR50 (50MHz)",
147 [MMC_HS_52] = "MMC High Speed (52MHz)",
148 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
149 [MMC_HS_200] = "HS200 (200MHz)",
Peng Fan46801252018-08-10 14:07:54 +0800150 [MMC_HS_400] = "HS400 (200MHz)",
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200151 };
152
153 if (mode >= MMC_MODES_END)
154 return "Unknown mode";
155 else
156 return names[mode];
157}
158#endif
159
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200160static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
161{
162 static const int freqs[] = {
Jaehoon Chung7c5c7302018-01-30 14:10:16 +0900163 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200164 [SD_LEGACY] = 25000000,
165 [MMC_HS] = 26000000,
166 [SD_HS] = 50000000,
Jaehoon Chung7c5c7302018-01-30 14:10:16 +0900167 [MMC_HS_52] = 52000000,
168 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200169 [UHS_SDR12] = 25000000,
170 [UHS_SDR25] = 50000000,
171 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200172 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100173 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200174 [MMC_HS_200] = 200000000,
Peng Fan46801252018-08-10 14:07:54 +0800175 [MMC_HS_400] = 200000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200176 };
177
178 if (mode == MMC_LEGACY)
179 return mmc->legacy_speed;
180 else if (mode >= MMC_MODES_END)
181 return 0;
182 else
183 return freqs[mode];
184}
185
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200186static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
187{
188 mmc->selected_mode = mode;
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200189 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200190 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900191 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
192 mmc->tran_speed / 1000000);
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200193 return 0;
194}
195
Simon Glasseba48f92017-07-29 11:35:31 -0600196#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassb23d96e2016-06-12 23:30:20 -0600197int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
198{
199 int ret;
200
201 mmmc_trace_before_send(mmc, cmd);
202 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
203 mmmc_trace_after_send(mmc, cmd, ret);
204
Marek Vasutdccb6082012-03-15 18:41:35 +0000205 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -0500206}
Simon Glass394dfc02016-06-12 23:30:22 -0600207#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500208
Paul Burton8d30cc92013-09-09 15:30:26 +0100209int mmc_send_status(struct mmc *mmc, int timeout)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000210{
211 struct mmc_cmd cmd;
Jan Kloetzke31789322012-02-05 22:29:12 +0000212 int err, retries = 5;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000213
214 cmd.cmdidx = MMC_CMD_SEND_STATUS;
215 cmd.resp_type = MMC_RSP_R1;
Marek Vasutc4427392011-08-10 09:24:48 +0200216 if (!mmc_host_is_spi(mmc))
217 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000218
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500219 while (1) {
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000220 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzke31789322012-02-05 22:29:12 +0000221 if (!err) {
222 if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
223 (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
224 MMC_STATE_PRG)
225 break;
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +0200226
227 if (cmd.response[0] & MMC_STATUS_MASK) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100228#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100229 pr_err("Status Error: 0x%08X\n",
230 cmd.response[0]);
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100231#endif
Jaehoon Chung7825d202016-07-19 16:33:36 +0900232 return -ECOMM;
Jan Kloetzke31789322012-02-05 22:29:12 +0000233 }
234 } else if (--retries < 0)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000235 return err;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000236
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500237 if (timeout-- <= 0)
238 break;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000239
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500240 udelay(1000);
241 }
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000242
Simon Glassb23d96e2016-06-12 23:30:20 -0600243 mmc_trace_state(mmc, &cmd);
Jongman Heo1be00d92012-06-03 21:32:13 +0000244 if (timeout <= 0) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100245#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100246 pr_err("Timeout waiting card ready\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100247#endif
Jaehoon Chung7825d202016-07-19 16:33:36 +0900248 return -ETIMEDOUT;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000249 }
250
251 return 0;
252}
253
Paul Burton8d30cc92013-09-09 15:30:26 +0100254int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Flemingad347bb2008-10-30 16:41:01 -0500255{
256 struct mmc_cmd cmd;
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200257 int err;
Andy Flemingad347bb2008-10-30 16:41:01 -0500258
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600259 if (mmc->ddr_mode)
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900260 return 0;
261
Andy Flemingad347bb2008-10-30 16:41:01 -0500262 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
263 cmd.resp_type = MMC_RSP_R1;
264 cmd.cmdarg = len;
Andy Flemingad347bb2008-10-30 16:41:01 -0500265
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200266 err = mmc_send_cmd(mmc, &cmd, NULL);
267
268#ifdef CONFIG_MMC_QUIRKS
269 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
270 int retries = 4;
271 /*
272 * It has been seen that SET_BLOCKLEN may fail on the first
273 * attempt, let's try a few more time
274 */
275 do {
276 err = mmc_send_cmd(mmc, &cmd, NULL);
277 if (!err)
278 break;
279 } while (retries--);
280 }
281#endif
282
283 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -0500284}
285
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100286#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot71264bb2017-09-21 16:30:12 +0200287static const u8 tuning_blk_pattern_4bit[] = {
288 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
289 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
290 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
291 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
292 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
293 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
294 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
295 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
296};
297
298static const u8 tuning_blk_pattern_8bit[] = {
299 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
300 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
301 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
302 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
303 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
304 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
305 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
306 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
307 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
308 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
309 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
310 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
311 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
312 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
313 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
314 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
315};
316
317int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
318{
319 struct mmc_cmd cmd;
320 struct mmc_data data;
321 const u8 *tuning_block_pattern;
322 int size, err;
323
324 if (mmc->bus_width == 8) {
325 tuning_block_pattern = tuning_blk_pattern_8bit;
326 size = sizeof(tuning_blk_pattern_8bit);
327 } else if (mmc->bus_width == 4) {
328 tuning_block_pattern = tuning_blk_pattern_4bit;
329 size = sizeof(tuning_blk_pattern_4bit);
330 } else {
331 return -EINVAL;
332 }
333
334 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
335
336 cmd.cmdidx = opcode;
337 cmd.cmdarg = 0;
338 cmd.resp_type = MMC_RSP_R1;
339
340 data.dest = (void *)data_buf;
341 data.blocks = 1;
342 data.blocksize = size;
343 data.flags = MMC_DATA_READ;
344
345 err = mmc_send_cmd(mmc, &cmd, &data);
346 if (err)
347 return err;
348
349 if (memcmp(data_buf, tuning_block_pattern, size))
350 return -EIO;
351
352 return 0;
353}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100354#endif
Jean-Jacques Hiblot71264bb2017-09-21 16:30:12 +0200355
Sascha Silbe4bdf6fd2013-06-14 13:07:25 +0200356static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillips87ea3892012-10-29 13:34:43 +0000357 lbaint_t blkcnt)
Andy Flemingad347bb2008-10-30 16:41:01 -0500358{
359 struct mmc_cmd cmd;
360 struct mmc_data data;
361
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700362 if (blkcnt > 1)
363 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
364 else
365 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Flemingad347bb2008-10-30 16:41:01 -0500366
367 if (mmc->high_capacity)
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700368 cmd.cmdarg = start;
Andy Flemingad347bb2008-10-30 16:41:01 -0500369 else
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700370 cmd.cmdarg = start * mmc->read_bl_len;
Andy Flemingad347bb2008-10-30 16:41:01 -0500371
372 cmd.resp_type = MMC_RSP_R1;
Andy Flemingad347bb2008-10-30 16:41:01 -0500373
374 data.dest = dst;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700375 data.blocks = blkcnt;
Andy Flemingad347bb2008-10-30 16:41:01 -0500376 data.blocksize = mmc->read_bl_len;
377 data.flags = MMC_DATA_READ;
378
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700379 if (mmc_send_cmd(mmc, &cmd, &data))
380 return 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500381
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700382 if (blkcnt > 1) {
383 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
384 cmd.cmdarg = 0;
385 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700386 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100387#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100388 pr_err("mmc fail to send stop cmd\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100389#endif
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700390 return 0;
391 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500392 }
393
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700394 return blkcnt;
Andy Flemingad347bb2008-10-30 16:41:01 -0500395}
396
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600397#if CONFIG_IS_ENABLED(BLK)
Simon Glass62e293a2016-06-12 23:30:15 -0600398ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass59bc6f22016-05-01 13:52:41 -0600399#else
Simon Glass62e293a2016-06-12 23:30:15 -0600400ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
401 void *dst)
Simon Glass59bc6f22016-05-01 13:52:41 -0600402#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500403{
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600404#if CONFIG_IS_ENABLED(BLK)
Simon Glass59bc6f22016-05-01 13:52:41 -0600405 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
406#endif
Simon Glass2f26fff2016-02-29 15:25:51 -0700407 int dev_num = block_dev->devnum;
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700408 int err;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700409 lbaint_t cur, blocks_todo = blkcnt;
410
411 if (blkcnt == 0)
412 return 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500413
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700414 struct mmc *mmc = find_mmc_device(dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500415 if (!mmc)
416 return 0;
417
Marek Vasutf537e392016-12-01 02:06:33 +0100418 if (CONFIG_IS_ENABLED(MMC_TINY))
419 err = mmc_switch_part(mmc, block_dev->hwpart);
420 else
421 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
422
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700423 if (err < 0)
424 return 0;
425
Simon Glasse5db1152016-05-01 13:52:35 -0600426 if ((start + blkcnt) > block_dev->lba) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100427#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100428 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
429 start + blkcnt, block_dev->lba);
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100430#endif
Lei Wene1cc9c82010-09-13 22:07:27 +0800431 return 0;
432 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500433
Simon Glassa4343c42015-06-23 15:38:50 -0600434 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900435 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Flemingad347bb2008-10-30 16:41:01 -0500436 return 0;
Simon Glassa4343c42015-06-23 15:38:50 -0600437 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500438
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700439 do {
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200440 cur = (blocks_todo > mmc->cfg->b_max) ?
441 mmc->cfg->b_max : blocks_todo;
Simon Glassa4343c42015-06-23 15:38:50 -0600442 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900443 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700444 return 0;
Simon Glassa4343c42015-06-23 15:38:50 -0600445 }
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700446 blocks_todo -= cur;
447 start += cur;
448 dst += cur * mmc->read_bl_len;
449 } while (blocks_todo > 0);
Andy Flemingad347bb2008-10-30 16:41:01 -0500450
451 return blkcnt;
452}
453
Kim Phillips87ea3892012-10-29 13:34:43 +0000454static int mmc_go_idle(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -0500455{
456 struct mmc_cmd cmd;
457 int err;
458
459 udelay(1000);
460
461 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
462 cmd.cmdarg = 0;
463 cmd.resp_type = MMC_RSP_NONE;
Andy Flemingad347bb2008-10-30 16:41:01 -0500464
465 err = mmc_send_cmd(mmc, &cmd, NULL);
466
467 if (err)
468 return err;
469
470 udelay(2000);
471
472 return 0;
473}
474
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100475#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200476static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
477{
478 struct mmc_cmd cmd;
479 int err = 0;
480
481 /*
482 * Send CMD11 only if the request is to switch the card to
483 * 1.8V signalling.
484 */
485 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
486 return mmc_set_signal_voltage(mmc, signal_voltage);
487
488 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
489 cmd.cmdarg = 0;
490 cmd.resp_type = MMC_RSP_R1;
491
492 err = mmc_send_cmd(mmc, &cmd, NULL);
493 if (err)
494 return err;
495
496 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
497 return -EIO;
498
499 /*
500 * The card should drive cmd and dat[0:3] low immediately
501 * after the response of cmd11, but wait 100 us to be sure
502 */
503 err = mmc_wait_dat0(mmc, 0, 100);
504 if (err == -ENOSYS)
505 udelay(100);
506 else if (err)
507 return -ETIMEDOUT;
508
509 /*
510 * During a signal voltage level switch, the clock must be gated
511 * for 5 ms according to the SD spec
512 */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900513 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200514
515 err = mmc_set_signal_voltage(mmc, signal_voltage);
516 if (err)
517 return err;
518
519 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
520 mdelay(10);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900521 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200522
523 /*
524 * Failure to switch is indicated by the card holding
525 * dat[0:3] low. Wait for at least 1 ms according to spec
526 */
527 err = mmc_wait_dat0(mmc, 1, 1000);
528 if (err == -ENOSYS)
529 udelay(1000);
530 else if (err)
531 return -ETIMEDOUT;
532
533 return 0;
534}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100535#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200536
537static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Flemingad347bb2008-10-30 16:41:01 -0500538{
539 int timeout = 1000;
540 int err;
541 struct mmc_cmd cmd;
542
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500543 while (1) {
Andy Flemingad347bb2008-10-30 16:41:01 -0500544 cmd.cmdidx = MMC_CMD_APP_CMD;
545 cmd.resp_type = MMC_RSP_R1;
546 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500547
548 err = mmc_send_cmd(mmc, &cmd, NULL);
549
550 if (err)
551 return err;
552
553 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
554 cmd.resp_type = MMC_RSP_R3;
Stefano Babicf8e9a212010-01-20 18:20:39 +0100555
556 /*
557 * Most cards do not answer if some reserved bits
558 * in the ocr are set. However, Some controller
559 * can set bit 7 (reserved for low voltages), but
560 * how to manage low voltages SD card is not yet
561 * specified.
562 */
Thomas Chou1254c3d2010-12-24 13:12:21 +0000563 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200564 (mmc->cfg->voltages & 0xff8000);
Andy Flemingad347bb2008-10-30 16:41:01 -0500565
566 if (mmc->version == SD_VERSION_2)
567 cmd.cmdarg |= OCR_HCS;
568
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200569 if (uhs_en)
570 cmd.cmdarg |= OCR_S18R;
571
Andy Flemingad347bb2008-10-30 16:41:01 -0500572 err = mmc_send_cmd(mmc, &cmd, NULL);
573
574 if (err)
575 return err;
576
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500577 if (cmd.response[0] & OCR_BUSY)
578 break;
Andy Flemingad347bb2008-10-30 16:41:01 -0500579
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500580 if (timeout-- <= 0)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900581 return -EOPNOTSUPP;
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500582
583 udelay(1000);
584 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500585
586 if (mmc->version != SD_VERSION_2)
587 mmc->version = SD_VERSION_1_0;
588
Thomas Chou1254c3d2010-12-24 13:12:21 +0000589 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
590 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
591 cmd.resp_type = MMC_RSP_R3;
592 cmd.cmdarg = 0;
Thomas Chou1254c3d2010-12-24 13:12:21 +0000593
594 err = mmc_send_cmd(mmc, &cmd, NULL);
595
596 if (err)
597 return err;
598 }
599
Rabin Vincentb6eed942009-04-05 13:30:56 +0530600 mmc->ocr = cmd.response[0];
Andy Flemingad347bb2008-10-30 16:41:01 -0500601
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100602#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200603 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
604 == 0x41000000) {
605 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
606 if (err)
607 return err;
608 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100609#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200610
Andy Flemingad347bb2008-10-30 16:41:01 -0500611 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
612 mmc->rca = 0;
613
614 return 0;
615}
616
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500617static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Flemingad347bb2008-10-30 16:41:01 -0500618{
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500619 struct mmc_cmd cmd;
Andy Flemingad347bb2008-10-30 16:41:01 -0500620 int err;
621
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500622 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
623 cmd.resp_type = MMC_RSP_R3;
624 cmd.cmdarg = 0;
Rob Herring5fd3edd2015-03-23 17:56:59 -0500625 if (use_arg && !mmc_host_is_spi(mmc))
626 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200627 (mmc->cfg->voltages &
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500628 (mmc->ocr & OCR_VOLTAGE_MASK)) |
629 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000630
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500631 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000632 if (err)
633 return err;
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500634 mmc->ocr = cmd.response[0];
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000635 return 0;
636}
637
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200638static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000639{
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000640 int err, i;
641
Andy Flemingad347bb2008-10-30 16:41:01 -0500642 /* Some cards seem to need this */
643 mmc_go_idle(mmc);
644
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000645 /* Asking to the card its capabilities */
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000646 for (i = 0; i < 2; i++) {
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500647 err = mmc_send_op_cond_iter(mmc, i != 0);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000648 if (err)
649 return err;
Wolfgang Denk80f70212011-05-19 22:21:41 +0200650
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000651 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500652 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -0500653 break;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000654 }
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -0500655 mmc->op_cond_pending = 1;
656 return 0;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000657}
Wolfgang Denk80f70212011-05-19 22:21:41 +0200658
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200659static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000660{
661 struct mmc_cmd cmd;
662 int timeout = 1000;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530663 ulong start;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000664 int err;
Wolfgang Denk80f70212011-05-19 22:21:41 +0200665
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000666 mmc->op_cond_pending = 0;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500667 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lu9c720612016-08-02 15:33:18 +0800668 /* Some cards seem to need this */
669 mmc_go_idle(mmc);
670
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500671 start = get_timer(0);
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500672 while (1) {
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500673 err = mmc_send_op_cond_iter(mmc, 1);
674 if (err)
675 return err;
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500676 if (mmc->ocr & OCR_BUSY)
677 break;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500678 if (get_timer(start) > timeout)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900679 return -EOPNOTSUPP;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500680 udelay(100);
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500681 }
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500682 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500683
Thomas Chou1254c3d2010-12-24 13:12:21 +0000684 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
685 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
686 cmd.resp_type = MMC_RSP_R3;
687 cmd.cmdarg = 0;
Thomas Chou1254c3d2010-12-24 13:12:21 +0000688
689 err = mmc_send_cmd(mmc, &cmd, NULL);
690
691 if (err)
692 return err;
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500693
694 mmc->ocr = cmd.response[0];
Thomas Chou1254c3d2010-12-24 13:12:21 +0000695 }
696
Andy Flemingad347bb2008-10-30 16:41:01 -0500697 mmc->version = MMC_VERSION_UNKNOWN;
Andy Flemingad347bb2008-10-30 16:41:01 -0500698
699 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrenf6545f12014-01-30 16:11:12 -0700700 mmc->rca = 1;
Andy Flemingad347bb2008-10-30 16:41:01 -0500701
702 return 0;
703}
704
705
Kim Phillips87ea3892012-10-29 13:34:43 +0000706static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Flemingad347bb2008-10-30 16:41:01 -0500707{
708 struct mmc_cmd cmd;
709 struct mmc_data data;
710 int err;
711
712 /* Get the Card Status Register */
713 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
714 cmd.resp_type = MMC_RSP_R1;
715 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500716
Yoshihiro Shimodaf6bec732012-06-07 19:09:11 +0000717 data.dest = (char *)ext_csd;
Andy Flemingad347bb2008-10-30 16:41:01 -0500718 data.blocks = 1;
Simon Glassa09c2b72013-04-03 08:54:30 +0000719 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Flemingad347bb2008-10-30 16:41:01 -0500720 data.flags = MMC_DATA_READ;
721
722 err = mmc_send_cmd(mmc, &cmd, &data);
723
724 return err;
725}
726
Simon Glass84f9df92016-06-12 23:30:18 -0600727int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
Andy Flemingad347bb2008-10-30 16:41:01 -0500728{
729 struct mmc_cmd cmd;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000730 int timeout = 1000;
Maxime Riparde7462aa2016-11-04 16:18:08 +0100731 int retries = 3;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000732 int ret;
Andy Flemingad347bb2008-10-30 16:41:01 -0500733
734 cmd.cmdidx = MMC_CMD_SWITCH;
735 cmd.resp_type = MMC_RSP_R1b;
736 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000737 (index << 16) |
738 (value << 8);
Andy Flemingad347bb2008-10-30 16:41:01 -0500739
Maxime Riparde7462aa2016-11-04 16:18:08 +0100740 while (retries > 0) {
741 ret = mmc_send_cmd(mmc, &cmd, NULL);
742
743 /* Waiting for the ready status */
744 if (!ret) {
745 ret = mmc_send_status(mmc, timeout);
746 return ret;
747 }
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000748
Maxime Riparde7462aa2016-11-04 16:18:08 +0100749 retries--;
750 }
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000751
752 return ret;
753
Andy Flemingad347bb2008-10-30 16:41:01 -0500754}
755
Marek Vasuta318a7a2018-04-15 00:37:11 +0200756#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200757static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode)
Andy Flemingad347bb2008-10-30 16:41:01 -0500758{
Andy Flemingad347bb2008-10-30 16:41:01 -0500759 int err;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200760 int speed_bits;
761
762 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
763
764 switch (mode) {
765 case MMC_HS:
766 case MMC_HS_52:
767 case MMC_DDR_52:
768 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200769 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100770#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200771 case MMC_HS_200:
772 speed_bits = EXT_CSD_TIMING_HS200;
773 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100774#endif
Peng Fan46801252018-08-10 14:07:54 +0800775#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
776 case MMC_HS_400:
777 speed_bits = EXT_CSD_TIMING_HS400;
778 break;
779#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200780 case MMC_LEGACY:
781 speed_bits = EXT_CSD_TIMING_LEGACY;
782 break;
783 default:
784 return -EINVAL;
785 }
786 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
787 speed_bits);
788 if (err)
789 return err;
790
791 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
792 /* Now check to see that it worked */
793 err = mmc_send_ext_csd(mmc, test_csd);
794 if (err)
795 return err;
796
797 /* No high-speed support */
798 if (!test_csd[EXT_CSD_HS_TIMING])
799 return -ENOTSUPP;
800 }
801
802 return 0;
803}
804
805static int mmc_get_capabilities(struct mmc *mmc)
806{
807 u8 *ext_csd = mmc->ext_csd;
808 char cardtype;
Andy Flemingad347bb2008-10-30 16:41:01 -0500809
Jean-Jacques Hiblot3f2ffc22017-11-30 17:43:56 +0100810 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -0500811
Thomas Chou1254c3d2010-12-24 13:12:21 +0000812 if (mmc_host_is_spi(mmc))
813 return 0;
814
Andy Flemingad347bb2008-10-30 16:41:01 -0500815 /* Only version 4 supports high-speed */
816 if (mmc->version < MMC_VERSION_4)
817 return 0;
818
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200819 if (!ext_csd) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100820 pr_err("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200821 return -ENOTSUPP;
822 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500823
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200824 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
Andy Flemingad347bb2008-10-30 16:41:01 -0500825
Peng Fan46801252018-08-10 14:07:54 +0800826 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200827 mmc->cardtype = cardtype;
Andy Flemingad347bb2008-10-30 16:41:01 -0500828
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100829#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200830 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
831 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
832 mmc->card_caps |= MMC_MODE_HS200;
833 }
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100834#endif
Peng Fan46801252018-08-10 14:07:54 +0800835#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
836 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
837 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
838 mmc->card_caps |= MMC_MODE_HS400;
839 }
840#endif
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900841 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200842 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900843 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200844 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900845 }
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200846 if (cardtype & EXT_CSD_CARD_TYPE_26)
847 mmc->card_caps |= MMC_MODE_HS;
Andy Flemingad347bb2008-10-30 16:41:01 -0500848
849 return 0;
850}
Marek Vasuta318a7a2018-04-15 00:37:11 +0200851#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500852
Stephen Warrene315ae82013-06-11 15:14:01 -0600853static int mmc_set_capacity(struct mmc *mmc, int part_num)
854{
855 switch (part_num) {
856 case 0:
857 mmc->capacity = mmc->capacity_user;
858 break;
859 case 1:
860 case 2:
861 mmc->capacity = mmc->capacity_boot;
862 break;
863 case 3:
864 mmc->capacity = mmc->capacity_rpmb;
865 break;
866 case 4:
867 case 5:
868 case 6:
869 case 7:
870 mmc->capacity = mmc->capacity_gp[part_num - 4];
871 break;
872 default:
873 return -1;
874 }
875
Simon Glasse5db1152016-05-01 13:52:35 -0600876 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrene315ae82013-06-11 15:14:01 -0600877
878 return 0;
879}
880
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100881#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200882static int mmc_boot_part_access_chk(struct mmc *mmc, unsigned int part_num)
883{
884 int forbidden = 0;
885 bool change = false;
886
887 if (part_num & PART_ACCESS_MASK)
888 forbidden = MMC_CAP(MMC_HS_200);
889
890 if (MMC_CAP(mmc->selected_mode) & forbidden) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900891 pr_debug("selected mode (%s) is forbidden for part %d\n",
892 mmc_mode_name(mmc->selected_mode), part_num);
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200893 change = true;
894 } else if (mmc->selected_mode != mmc->best_mode) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900895 pr_debug("selected mode is not optimal\n");
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200896 change = true;
897 }
898
899 if (change)
900 return mmc_select_mode_and_width(mmc,
901 mmc->card_caps & ~forbidden);
902
903 return 0;
904}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100905#else
906static inline int mmc_boot_part_access_chk(struct mmc *mmc,
907 unsigned int part_num)
908{
909 return 0;
910}
911#endif
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200912
Simon Glass62e293a2016-06-12 23:30:15 -0600913int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wen31b99802011-05-02 16:26:26 +0000914{
Stephen Warrene315ae82013-06-11 15:14:01 -0600915 int ret;
Lei Wen31b99802011-05-02 16:26:26 +0000916
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200917 ret = mmc_boot_part_access_chk(mmc, part_num);
918 if (ret)
919 return ret;
920
Stephen Warrene315ae82013-06-11 15:14:01 -0600921 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
922 (mmc->part_config & ~PART_ACCESS_MASK)
923 | (part_num & PART_ACCESS_MASK));
Peter Bigot45fde892014-09-02 18:31:23 -0500924
925 /*
926 * Set the capacity if the switch succeeded or was intended
927 * to return to representing the raw device.
928 */
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700929 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot45fde892014-09-02 18:31:23 -0500930 ret = mmc_set_capacity(mmc, part_num);
Simon Glass984db5d2016-05-01 13:52:37 -0600931 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700932 }
Stephen Warrene315ae82013-06-11 15:14:01 -0600933
Peter Bigot45fde892014-09-02 18:31:23 -0500934 return ret;
Lei Wen31b99802011-05-02 16:26:26 +0000935}
936
Jean-Jacques Hiblot1d7769a2017-11-30 17:44:02 +0100937#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100938int mmc_hwpart_config(struct mmc *mmc,
939 const struct mmc_hwpart_conf *conf,
940 enum mmc_hwpart_conf_mode mode)
941{
942 u8 part_attrs = 0;
943 u32 enh_size_mult;
944 u32 enh_start_addr;
945 u32 gp_size_mult[4];
946 u32 max_enh_size_mult;
947 u32 tot_enh_size_mult = 0;
Diego Santa Cruz80200272014-12-23 10:50:31 +0100948 u8 wr_rel_set;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100949 int i, pidx, err;
950 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
951
952 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
953 return -EINVAL;
954
955 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100956 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100957 return -EMEDIUMTYPE;
958 }
959
960 if (!(mmc->part_support & PART_SUPPORT)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100961 pr_err("Card does not support partitioning\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100962 return -EMEDIUMTYPE;
963 }
964
965 if (!mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100966 pr_err("Card does not define HC WP group size\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100967 return -EMEDIUMTYPE;
968 }
969
970 /* check partition alignment and total enhanced size */
971 if (conf->user.enh_size) {
972 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
973 conf->user.enh_start % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100974 pr_err("User data enhanced area not HC WP group "
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100975 "size aligned\n");
976 return -EINVAL;
977 }
978 part_attrs |= EXT_CSD_ENH_USR;
979 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
980 if (mmc->high_capacity) {
981 enh_start_addr = conf->user.enh_start;
982 } else {
983 enh_start_addr = (conf->user.enh_start << 9);
984 }
985 } else {
986 enh_size_mult = 0;
987 enh_start_addr = 0;
988 }
989 tot_enh_size_mult += enh_size_mult;
990
991 for (pidx = 0; pidx < 4; pidx++) {
992 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100993 pr_err("GP%i partition not HC WP group size "
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100994 "aligned\n", pidx+1);
995 return -EINVAL;
996 }
997 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
998 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
999 part_attrs |= EXT_CSD_ENH_GP(pidx);
1000 tot_enh_size_mult += gp_size_mult[pidx];
1001 }
1002 }
1003
1004 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001005 pr_err("Card does not support enhanced attribute\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001006 return -EMEDIUMTYPE;
1007 }
1008
1009 err = mmc_send_ext_csd(mmc, ext_csd);
1010 if (err)
1011 return err;
1012
1013 max_enh_size_mult =
1014 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1015 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1016 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1017 if (tot_enh_size_mult > max_enh_size_mult) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001018 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001019 tot_enh_size_mult, max_enh_size_mult);
1020 return -EMEDIUMTYPE;
1021 }
1022
Diego Santa Cruz80200272014-12-23 10:50:31 +01001023 /* The default value of EXT_CSD_WR_REL_SET is device
1024 * dependent, the values can only be changed if the
1025 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1026 * changed only once and before partitioning is completed. */
1027 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1028 if (conf->user.wr_rel_change) {
1029 if (conf->user.wr_rel_set)
1030 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1031 else
1032 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1033 }
1034 for (pidx = 0; pidx < 4; pidx++) {
1035 if (conf->gp_part[pidx].wr_rel_change) {
1036 if (conf->gp_part[pidx].wr_rel_set)
1037 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1038 else
1039 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1040 }
1041 }
1042
1043 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1044 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1045 puts("Card does not support host controlled partition write "
1046 "reliability settings\n");
1047 return -EMEDIUMTYPE;
1048 }
1049
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001050 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1051 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001052 pr_err("Card already partitioned\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001053 return -EPERM;
1054 }
1055
1056 if (mode == MMC_HWPART_CONF_CHECK)
1057 return 0;
1058
1059 /* Partitioning requires high-capacity size definitions */
1060 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1061 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1062 EXT_CSD_ERASE_GROUP_DEF, 1);
1063
1064 if (err)
1065 return err;
1066
1067 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1068
1069 /* update erase group size to be high-capacity */
1070 mmc->erase_grp_size =
1071 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1072
1073 }
1074
1075 /* all OK, write the configuration */
1076 for (i = 0; i < 4; i++) {
1077 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1078 EXT_CSD_ENH_START_ADDR+i,
1079 (enh_start_addr >> (i*8)) & 0xFF);
1080 if (err)
1081 return err;
1082 }
1083 for (i = 0; i < 3; i++) {
1084 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1085 EXT_CSD_ENH_SIZE_MULT+i,
1086 (enh_size_mult >> (i*8)) & 0xFF);
1087 if (err)
1088 return err;
1089 }
1090 for (pidx = 0; pidx < 4; pidx++) {
1091 for (i = 0; i < 3; i++) {
1092 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1093 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1094 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1095 if (err)
1096 return err;
1097 }
1098 }
1099 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1100 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1101 if (err)
1102 return err;
1103
1104 if (mode == MMC_HWPART_CONF_SET)
1105 return 0;
1106
Diego Santa Cruz80200272014-12-23 10:50:31 +01001107 /* The WR_REL_SET is a write-once register but shall be
1108 * written before setting PART_SETTING_COMPLETED. As it is
1109 * write-once we can only write it when completing the
1110 * partitioning. */
1111 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1112 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1113 EXT_CSD_WR_REL_SET, wr_rel_set);
1114 if (err)
1115 return err;
1116 }
1117
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001118 /* Setting PART_SETTING_COMPLETED confirms the partition
1119 * configuration but it only becomes effective after power
1120 * cycle, so we do not adjust the partition related settings
1121 * in the mmc struct. */
1122
1123 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1124 EXT_CSD_PARTITION_SETTING,
1125 EXT_CSD_PARTITION_SETTING_COMPLETED);
1126 if (err)
1127 return err;
1128
1129 return 0;
1130}
Jean-Jacques Hiblot1d7769a2017-11-30 17:44:02 +01001131#endif
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001132
Simon Glasseba48f92017-07-29 11:35:31 -06001133#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +00001134int mmc_getcd(struct mmc *mmc)
1135{
1136 int cd;
1137
1138 cd = board_mmc_getcd(mmc);
1139
Peter Korsgaardf7b15102013-03-21 04:00:03 +00001140 if (cd < 0) {
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001141 if (mmc->cfg->ops->getcd)
1142 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardf7b15102013-03-21 04:00:03 +00001143 else
1144 cd = 1;
1145 }
Thierry Redingb9c8b772012-01-02 01:15:37 +00001146
1147 return cd;
1148}
Simon Glass394dfc02016-06-12 23:30:22 -06001149#endif
Thierry Redingb9c8b772012-01-02 01:15:37 +00001150
Marek Vasuta318a7a2018-04-15 00:37:11 +02001151#if !CONFIG_IS_ENABLED(MMC_TINY)
Kim Phillips87ea3892012-10-29 13:34:43 +00001152static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Flemingad347bb2008-10-30 16:41:01 -05001153{
1154 struct mmc_cmd cmd;
1155 struct mmc_data data;
1156
1157 /* Switch the frequency */
1158 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1159 cmd.resp_type = MMC_RSP_R1;
1160 cmd.cmdarg = (mode << 31) | 0xffffff;
1161 cmd.cmdarg &= ~(0xf << (group * 4));
1162 cmd.cmdarg |= value << (group * 4);
Andy Flemingad347bb2008-10-30 16:41:01 -05001163
1164 data.dest = (char *)resp;
1165 data.blocksize = 64;
1166 data.blocks = 1;
1167 data.flags = MMC_DATA_READ;
1168
1169 return mmc_send_cmd(mmc, &cmd, &data);
1170}
1171
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001172static int sd_get_capabilities(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05001173{
1174 int err;
1175 struct mmc_cmd cmd;
Suniel Mahesh2f423da2017-10-05 11:32:00 +05301176 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1177 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Flemingad347bb2008-10-30 16:41:01 -05001178 struct mmc_data data;
1179 int timeout;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001180#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001181 u32 sd3_bus_mode;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001182#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001183
Jean-Jacques Hiblot3f2ffc22017-11-30 17:43:56 +01001184 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(SD_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -05001185
Thomas Chou1254c3d2010-12-24 13:12:21 +00001186 if (mmc_host_is_spi(mmc))
1187 return 0;
1188
Andy Flemingad347bb2008-10-30 16:41:01 -05001189 /* Read the SCR to find out if this card supports higher speeds */
1190 cmd.cmdidx = MMC_CMD_APP_CMD;
1191 cmd.resp_type = MMC_RSP_R1;
1192 cmd.cmdarg = mmc->rca << 16;
Andy Flemingad347bb2008-10-30 16:41:01 -05001193
1194 err = mmc_send_cmd(mmc, &cmd, NULL);
1195
1196 if (err)
1197 return err;
1198
1199 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1200 cmd.resp_type = MMC_RSP_R1;
1201 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05001202
1203 timeout = 3;
1204
1205retry_scr:
Anton staaf9b00f0d2011-10-03 13:54:59 +00001206 data.dest = (char *)scr;
Andy Flemingad347bb2008-10-30 16:41:01 -05001207 data.blocksize = 8;
1208 data.blocks = 1;
1209 data.flags = MMC_DATA_READ;
1210
1211 err = mmc_send_cmd(mmc, &cmd, &data);
1212
1213 if (err) {
1214 if (timeout--)
1215 goto retry_scr;
1216
1217 return err;
1218 }
1219
Yauhen Kharuzhy6e8edf42009-05-07 00:43:30 +03001220 mmc->scr[0] = __be32_to_cpu(scr[0]);
1221 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Flemingad347bb2008-10-30 16:41:01 -05001222
1223 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng4a4ef872016-03-17 21:53:13 -07001224 case 0:
1225 mmc->version = SD_VERSION_1_0;
1226 break;
1227 case 1:
1228 mmc->version = SD_VERSION_1_10;
1229 break;
1230 case 2:
1231 mmc->version = SD_VERSION_2;
1232 if ((mmc->scr[0] >> 15) & 0x1)
1233 mmc->version = SD_VERSION_3;
1234 break;
1235 default:
1236 mmc->version = SD_VERSION_1_0;
1237 break;
Andy Flemingad347bb2008-10-30 16:41:01 -05001238 }
1239
Alagu Sankar24bb5ab2010-05-12 15:08:24 +05301240 if (mmc->scr[0] & SD_DATA_4BIT)
1241 mmc->card_caps |= MMC_MODE_4BIT;
1242
Andy Flemingad347bb2008-10-30 16:41:01 -05001243 /* Version 1.0 doesn't support switching */
1244 if (mmc->version == SD_VERSION_1_0)
1245 return 0;
1246
1247 timeout = 4;
1248 while (timeout--) {
1249 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaf9b00f0d2011-10-03 13:54:59 +00001250 (u8 *)switch_status);
Andy Flemingad347bb2008-10-30 16:41:01 -05001251
1252 if (err)
1253 return err;
1254
1255 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy6e8edf42009-05-07 00:43:30 +03001256 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Flemingad347bb2008-10-30 16:41:01 -05001257 break;
1258 }
1259
Andy Flemingad347bb2008-10-30 16:41:01 -05001260 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001261 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1262 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Flemingad347bb2008-10-30 16:41:01 -05001263
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001264#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001265 /* Version before 3.0 don't support UHS modes */
1266 if (mmc->version < SD_VERSION_3)
1267 return 0;
1268
1269 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1270 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1271 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1272 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1273 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1274 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1275 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1276 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1277 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1278 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1279 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001280#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001281
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001282 return 0;
1283}
1284
1285static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1286{
1287 int err;
1288
1289 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001290 int speed;
Macpaul Lin24e92ec2011-11-28 16:31:09 +00001291
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001292 switch (mode) {
1293 case SD_LEGACY:
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001294 speed = UHS_SDR12_BUS_SPEED;
1295 break;
1296 case SD_HS:
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +01001297 speed = HIGH_SPEED_BUS_SPEED;
1298 break;
1299#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1300 case UHS_SDR12:
1301 speed = UHS_SDR12_BUS_SPEED;
1302 break;
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001303 case UHS_SDR25:
1304 speed = UHS_SDR25_BUS_SPEED;
1305 break;
1306 case UHS_SDR50:
1307 speed = UHS_SDR50_BUS_SPEED;
1308 break;
1309 case UHS_DDR50:
1310 speed = UHS_DDR50_BUS_SPEED;
1311 break;
1312 case UHS_SDR104:
1313 speed = UHS_SDR104_BUS_SPEED;
1314 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +01001315#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001316 default:
1317 return -EINVAL;
1318 }
1319
1320 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001321 if (err)
1322 return err;
1323
Jean-Jacques Hiblote7f664e2018-02-09 12:09:27 +01001324 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001325 return -ENOTSUPP;
1326
1327 return 0;
1328}
Andy Flemingad347bb2008-10-30 16:41:01 -05001329
Marek Vasut8ff55fb2018-04-15 00:36:45 +02001330static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001331{
1332 int err;
1333 struct mmc_cmd cmd;
1334
1335 if ((w != 4) && (w != 1))
1336 return -EINVAL;
1337
1338 cmd.cmdidx = MMC_CMD_APP_CMD;
1339 cmd.resp_type = MMC_RSP_R1;
1340 cmd.cmdarg = mmc->rca << 16;
1341
1342 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05001343 if (err)
1344 return err;
1345
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001346 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1347 cmd.resp_type = MMC_RSP_R1;
1348 if (w == 4)
1349 cmd.cmdarg = 2;
1350 else if (w == 1)
1351 cmd.cmdarg = 0;
1352 err = mmc_send_cmd(mmc, &cmd, NULL);
1353 if (err)
1354 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05001355
1356 return 0;
1357}
Marek Vasuta318a7a2018-04-15 00:37:11 +02001358#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001359
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001360#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001361static int sd_read_ssr(struct mmc *mmc)
1362{
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001363 static const unsigned int sd_au_size[] = {
1364 0, SZ_16K / 512, SZ_32K / 512,
1365 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1366 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1367 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1368 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1369 SZ_64M / 512,
1370 };
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001371 int err, i;
1372 struct mmc_cmd cmd;
1373 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1374 struct mmc_data data;
1375 int timeout = 3;
1376 unsigned int au, eo, et, es;
1377
1378 cmd.cmdidx = MMC_CMD_APP_CMD;
1379 cmd.resp_type = MMC_RSP_R1;
1380 cmd.cmdarg = mmc->rca << 16;
1381
1382 err = mmc_send_cmd(mmc, &cmd, NULL);
1383 if (err)
1384 return err;
1385
1386 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1387 cmd.resp_type = MMC_RSP_R1;
1388 cmd.cmdarg = 0;
1389
1390retry_ssr:
1391 data.dest = (char *)ssr;
1392 data.blocksize = 64;
1393 data.blocks = 1;
1394 data.flags = MMC_DATA_READ;
1395
1396 err = mmc_send_cmd(mmc, &cmd, &data);
1397 if (err) {
1398 if (timeout--)
1399 goto retry_ssr;
1400
1401 return err;
1402 }
1403
1404 for (i = 0; i < 16; i++)
1405 ssr[i] = be32_to_cpu(ssr[i]);
1406
1407 au = (ssr[2] >> 12) & 0xF;
1408 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1409 mmc->ssr.au = sd_au_size[au];
1410 es = (ssr[3] >> 24) & 0xFF;
1411 es |= (ssr[2] & 0xFF) << 8;
1412 et = (ssr[3] >> 18) & 0x3F;
1413 if (es && et) {
1414 eo = (ssr[3] >> 16) & 0x3;
1415 mmc->ssr.erase_timeout = (et * 1000) / es;
1416 mmc->ssr.erase_offset = eo * 1000;
1417 }
1418 } else {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001419 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001420 }
1421
1422 return 0;
1423}
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001424#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001425/* frequency bases */
1426/* divided by 10 to be nice to platforms without floating point */
Mike Frysingerb588caf2010-10-20 01:15:53 +00001427static const int fbase[] = {
Andy Flemingad347bb2008-10-30 16:41:01 -05001428 10000,
1429 100000,
1430 1000000,
1431 10000000,
1432};
1433
1434/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1435 * to platforms without floating point.
1436 */
Simon Glass03317cc2016-05-14 14:02:57 -06001437static const u8 multipliers[] = {
Andy Flemingad347bb2008-10-30 16:41:01 -05001438 0, /* reserved */
1439 10,
1440 12,
1441 13,
1442 15,
1443 20,
1444 25,
1445 30,
1446 35,
1447 40,
1448 45,
1449 50,
1450 55,
1451 60,
1452 70,
1453 80,
1454};
1455
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001456static inline int bus_width(uint cap)
1457{
1458 if (cap == MMC_MODE_8BIT)
1459 return 8;
1460 if (cap == MMC_MODE_4BIT)
1461 return 4;
1462 if (cap == MMC_MODE_1BIT)
1463 return 1;
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001464 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001465 return 0;
1466}
1467
Simon Glasseba48f92017-07-29 11:35:31 -06001468#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001469#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +02001470static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1471{
1472 return -ENOTSUPP;
1473}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001474#endif
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +02001475
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +02001476static void mmc_send_init_stream(struct mmc *mmc)
1477{
1478}
1479
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001480static int mmc_set_ios(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05001481{
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001482 int ret = 0;
1483
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001484 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001485 ret = mmc->cfg->ops->set_ios(mmc);
1486
1487 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -05001488}
Simon Glass394dfc02016-06-12 23:30:22 -06001489#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001490
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +02001491int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Flemingad347bb2008-10-30 16:41:01 -05001492{
Jaehoon Chungab4d4052018-01-23 14:04:30 +09001493 if (!disable) {
Jaehoon Chung8a933292018-01-17 19:36:58 +09001494 if (clock > mmc->cfg->f_max)
1495 clock = mmc->cfg->f_max;
Andy Flemingad347bb2008-10-30 16:41:01 -05001496
Jaehoon Chung8a933292018-01-17 19:36:58 +09001497 if (clock < mmc->cfg->f_min)
1498 clock = mmc->cfg->f_min;
1499 }
Andy Flemingad347bb2008-10-30 16:41:01 -05001500
1501 mmc->clock = clock;
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +02001502 mmc->clk_disable = disable;
Andy Flemingad347bb2008-10-30 16:41:01 -05001503
Jaehoon Chungc8477d62018-01-26 19:25:30 +09001504 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1505
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001506 return mmc_set_ios(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05001507}
1508
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001509static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Flemingad347bb2008-10-30 16:41:01 -05001510{
1511 mmc->bus_width = width;
1512
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001513 return mmc_set_ios(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05001514}
1515
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001516#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1517/*
1518 * helper function to display the capabilities in a human
1519 * friendly manner. The capabilities include bus width and
1520 * supported modes.
1521 */
1522void mmc_dump_capabilities(const char *text, uint caps)
1523{
1524 enum bus_mode mode;
1525
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001526 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001527 if (caps & MMC_MODE_8BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001528 pr_debug("8, ");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001529 if (caps & MMC_MODE_4BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001530 pr_debug("4, ");
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001531 if (caps & MMC_MODE_1BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001532 pr_debug("1, ");
1533 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001534 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1535 if (MMC_CAP(mode) & caps)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001536 pr_debug("%s, ", mmc_mode_name(mode));
1537 pr_debug("\b\b]\n");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001538}
1539#endif
1540
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001541struct mode_width_tuning {
1542 enum bus_mode mode;
1543 uint widths;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001544#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001545 uint tuning;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001546#endif
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001547};
1548
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001549#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001550int mmc_voltage_to_mv(enum mmc_voltage voltage)
1551{
1552 switch (voltage) {
1553 case MMC_SIGNAL_VOLTAGE_000: return 0;
1554 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1555 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1556 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1557 }
1558 return -EINVAL;
1559}
1560
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001561static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1562{
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001563 int err;
1564
1565 if (mmc->signal_voltage == signal_voltage)
1566 return 0;
1567
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001568 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001569 err = mmc_set_ios(mmc);
1570 if (err)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001571 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001572
1573 return err;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001574}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001575#else
1576static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1577{
1578 return 0;
1579}
1580#endif
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001581
Marek Vasuta318a7a2018-04-15 00:37:11 +02001582#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001583static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001584#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1585#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001586 {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001587 .mode = UHS_SDR104,
1588 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1589 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1590 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001591#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001592 {
1593 .mode = UHS_SDR50,
1594 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1595 },
1596 {
1597 .mode = UHS_DDR50,
1598 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1599 },
1600 {
1601 .mode = UHS_SDR25,
1602 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1603 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001604#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001605 {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001606 .mode = SD_HS,
1607 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1608 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001609#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001610 {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001611 .mode = UHS_SDR12,
1612 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1613 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001614#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001615 {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001616 .mode = SD_LEGACY,
1617 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1618 }
1619};
1620
1621#define for_each_sd_mode_by_pref(caps, mwt) \
1622 for (mwt = sd_modes_by_pref;\
1623 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1624 mwt++) \
1625 if (caps & MMC_CAP(mwt->mode))
1626
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02001627static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001628{
1629 int err;
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001630 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1631 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001632#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001633 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001634#else
1635 bool uhs_en = false;
1636#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001637 uint caps;
1638
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001639#ifdef DEBUG
1640 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001641 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001642#endif
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001643
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001644 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001645 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001646
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001647 if (!uhs_en)
1648 caps &= ~UHS_CAPS;
1649
1650 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001651 uint *w;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001652
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001653 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001654 if (*w & caps & mwt->widths) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001655 pr_debug("trying mode %s width %d (at %d MHz)\n",
1656 mmc_mode_name(mwt->mode),
1657 bus_width(*w),
1658 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001659
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001660 /* configure the bus width (card + host) */
1661 err = sd_select_bus_width(mmc, bus_width(*w));
1662 if (err)
1663 goto error;
1664 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001665
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001666 /* configure the bus mode (card) */
1667 err = sd_set_card_speed(mmc, mwt->mode);
1668 if (err)
1669 goto error;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001670
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001671 /* configure the bus mode (host) */
1672 mmc_select_mode(mmc, mwt->mode);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001673 mmc_set_clock(mmc, mmc->tran_speed,
1674 MMC_CLK_ENABLE);
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001675
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001676#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001677 /* execute tuning if needed */
1678 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1679 err = mmc_execute_tuning(mmc,
1680 mwt->tuning);
1681 if (err) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001682 pr_debug("tuning failed\n");
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001683 goto error;
1684 }
1685 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001686#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001687
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001688#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001689 err = sd_read_ssr(mmc);
Peng Fan2d2fe8e2018-03-05 16:20:40 +08001690 if (err)
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001691 pr_warn("unable to read ssr\n");
1692#endif
1693 if (!err)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001694 return 0;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001695
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001696error:
1697 /* revert to a safer bus speed */
1698 mmc_select_mode(mmc, SD_LEGACY);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001699 mmc_set_clock(mmc, mmc->tran_speed,
1700 MMC_CLK_ENABLE);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001701 }
1702 }
1703 }
1704
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001705 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001706 return -ENOTSUPP;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001707}
1708
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001709/*
1710 * read the compare the part of ext csd that is constant.
1711 * This can be used to check that the transfer is working
1712 * as expected.
1713 */
1714static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001715{
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001716 int err;
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001717 const u8 *ext_csd = mmc->ext_csd;
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001718 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1719
Jean-Jacques Hiblot7ab1b622017-11-30 17:43:58 +01001720 if (mmc->version < MMC_VERSION_4)
1721 return 0;
1722
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001723 err = mmc_send_ext_csd(mmc, test_csd);
1724 if (err)
1725 return err;
1726
1727 /* Only compare read only fields */
1728 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1729 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1730 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1731 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1732 ext_csd[EXT_CSD_REV]
1733 == test_csd[EXT_CSD_REV] &&
1734 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1735 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1736 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1737 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1738 return 0;
1739
1740 return -EBADMSG;
1741}
1742
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001743#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001744static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1745 uint32_t allowed_mask)
1746{
1747 u32 card_mask = 0;
1748
1749 switch (mode) {
Peng Fan46801252018-08-10 14:07:54 +08001750 case MMC_HS_400:
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001751 case MMC_HS_200:
Peng Fan46801252018-08-10 14:07:54 +08001752 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1753 EXT_CSD_CARD_TYPE_HS400_1_8V))
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001754 card_mask |= MMC_SIGNAL_VOLTAGE_180;
Peng Fan46801252018-08-10 14:07:54 +08001755 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1756 EXT_CSD_CARD_TYPE_HS400_1_2V))
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001757 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1758 break;
1759 case MMC_DDR_52:
1760 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1761 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1762 MMC_SIGNAL_VOLTAGE_180;
1763 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1764 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1765 break;
1766 default:
1767 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1768 break;
1769 }
1770
1771 while (card_mask & allowed_mask) {
1772 enum mmc_voltage best_match;
1773
1774 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1775 if (!mmc_set_signal_voltage(mmc, best_match))
1776 return 0;
1777
1778 allowed_mask &= ~best_match;
1779 }
1780
1781 return -ENOTSUPP;
1782}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001783#else
1784static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1785 uint32_t allowed_mask)
1786{
1787 return 0;
1788}
1789#endif
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001790
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001791static const struct mode_width_tuning mmc_modes_by_pref[] = {
Peng Fan46801252018-08-10 14:07:54 +08001792#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1793 {
1794 .mode = MMC_HS_400,
1795 .widths = MMC_MODE_8BIT,
1796 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1797 },
1798#endif
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001799#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001800 {
1801 .mode = MMC_HS_200,
1802 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001803 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001804 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001805#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001806 {
1807 .mode = MMC_DDR_52,
1808 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1809 },
1810 {
1811 .mode = MMC_HS_52,
1812 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1813 },
1814 {
1815 .mode = MMC_HS,
1816 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1817 },
1818 {
1819 .mode = MMC_LEGACY,
1820 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1821 }
1822};
1823
1824#define for_each_mmc_mode_by_pref(caps, mwt) \
1825 for (mwt = mmc_modes_by_pref;\
1826 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1827 mwt++) \
1828 if (caps & MMC_CAP(mwt->mode))
1829
1830static const struct ext_csd_bus_width {
1831 uint cap;
1832 bool is_ddr;
1833 uint ext_csd_bits;
1834} ext_csd_bus_width[] = {
1835 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1836 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1837 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1838 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1839 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1840};
1841
Peng Fan46801252018-08-10 14:07:54 +08001842#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1843static int mmc_select_hs400(struct mmc *mmc)
1844{
1845 int err;
1846
1847 /* Set timing to HS200 for tuning */
1848 err = mmc_set_card_speed(mmc, MMC_HS_200);
1849 if (err)
1850 return err;
1851
1852 /* configure the bus mode (host) */
1853 mmc_select_mode(mmc, MMC_HS_200);
1854 mmc_set_clock(mmc, mmc->tran_speed, false);
1855
1856 /* execute tuning if needed */
1857 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
1858 if (err) {
1859 debug("tuning failed\n");
1860 return err;
1861 }
1862
1863 /* Set back to HS */
1864 mmc_set_card_speed(mmc, MMC_HS);
1865 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS), false);
1866
1867 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1868 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
1869 if (err)
1870 return err;
1871
1872 err = mmc_set_card_speed(mmc, MMC_HS_400);
1873 if (err)
1874 return err;
1875
1876 mmc_select_mode(mmc, MMC_HS_400);
1877 err = mmc_set_clock(mmc, mmc->tran_speed, false);
1878 if (err)
1879 return err;
1880
1881 return 0;
1882}
1883#else
1884static int mmc_select_hs400(struct mmc *mmc)
1885{
1886 return -ENOTSUPP;
1887}
1888#endif
1889
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001890#define for_each_supported_width(caps, ddr, ecbv) \
1891 for (ecbv = ext_csd_bus_width;\
1892 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
1893 ecbv++) \
1894 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
1895
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02001896static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001897{
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001898 int err;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001899 const struct mode_width_tuning *mwt;
1900 const struct ext_csd_bus_width *ecbw;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001901
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001902#ifdef DEBUG
1903 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001904 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001905#endif
1906
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001907 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001908 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001909
1910 /* Only version 4 of MMC supports wider bus widths */
1911 if (mmc->version < MMC_VERSION_4)
1912 return 0;
1913
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001914 if (!mmc->ext_csd) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001915 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001916 return -ENOTSUPP;
1917 }
1918
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001919 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02001920
1921 for_each_mmc_mode_by_pref(card_caps, mwt) {
1922 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001923 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001924 enum mmc_voltage old_voltage;
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001925 pr_debug("trying mode %s width %d (at %d MHz)\n",
1926 mmc_mode_name(mwt->mode),
1927 bus_width(ecbw->cap),
1928 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001929 old_voltage = mmc->signal_voltage;
1930 err = mmc_set_lowest_voltage(mmc, mwt->mode,
1931 MMC_ALL_SIGNAL_VOLTAGE);
1932 if (err)
1933 continue;
1934
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001935 /* configure the bus width (card + host) */
1936 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1937 EXT_CSD_BUS_WIDTH,
1938 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
1939 if (err)
1940 goto error;
1941 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001942
Peng Fan46801252018-08-10 14:07:54 +08001943 if (mwt->mode == MMC_HS_400) {
1944 err = mmc_select_hs400(mmc);
1945 if (err) {
1946 printf("Select HS400 failed %d\n", err);
1947 goto error;
1948 }
1949 } else {
1950 /* configure the bus speed (card) */
1951 err = mmc_set_card_speed(mmc, mwt->mode);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001952 if (err)
1953 goto error;
Peng Fan46801252018-08-10 14:07:54 +08001954
1955 /*
1956 * configure the bus width AND the ddr mode
1957 * (card). The host side will be taken care
1958 * of in the next step
1959 */
1960 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
1961 err = mmc_switch(mmc,
1962 EXT_CSD_CMD_SET_NORMAL,
1963 EXT_CSD_BUS_WIDTH,
1964 ecbw->ext_csd_bits);
1965 if (err)
1966 goto error;
1967 }
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001968
Peng Fan46801252018-08-10 14:07:54 +08001969 /* configure the bus mode (host) */
1970 mmc_select_mode(mmc, mwt->mode);
1971 mmc_set_clock(mmc, mmc->tran_speed,
1972 MMC_CLK_ENABLE);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001973#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001974
Peng Fan46801252018-08-10 14:07:54 +08001975 /* execute tuning if needed */
1976 if (mwt->tuning) {
1977 err = mmc_execute_tuning(mmc,
1978 mwt->tuning);
1979 if (err) {
1980 pr_debug("tuning failed\n");
1981 goto error;
1982 }
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001983 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001984#endif
Peng Fan46801252018-08-10 14:07:54 +08001985 }
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001986
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001987 /* do a transfer to check the configuration */
1988 err = mmc_read_and_compare_ext_csd(mmc);
1989 if (!err)
1990 return 0;
1991error:
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001992 mmc_set_signal_voltage(mmc, old_voltage);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001993 /* if an error occured, revert to a safer bus mode */
1994 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1995 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
1996 mmc_select_mode(mmc, MMC_LEGACY);
1997 mmc_set_bus_width(mmc, 1);
1998 }
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001999 }
2000
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002001 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002002
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002003 return -ENOTSUPP;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002004}
Marek Vasuta318a7a2018-04-15 00:37:11 +02002005#endif
2006
2007#if CONFIG_IS_ENABLED(MMC_TINY)
2008DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2009#endif
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002010
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02002011static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002012{
2013 int err, i;
2014 u64 capacity;
2015 bool has_parts = false;
2016 bool part_completed;
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002017 static const u32 mmc_versions[] = {
2018 MMC_VERSION_4,
2019 MMC_VERSION_4_1,
2020 MMC_VERSION_4_2,
2021 MMC_VERSION_4_3,
Jean-Jacques Hiblotc64862b2018-02-09 12:09:28 +01002022 MMC_VERSION_4_4,
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002023 MMC_VERSION_4_41,
2024 MMC_VERSION_4_5,
2025 MMC_VERSION_5_0,
2026 MMC_VERSION_5_1
2027 };
2028
Marek Vasuta318a7a2018-04-15 00:37:11 +02002029#if CONFIG_IS_ENABLED(MMC_TINY)
2030 u8 *ext_csd = ext_csd_bkup;
2031
2032 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2033 return 0;
2034
2035 if (!mmc->ext_csd)
2036 memset(ext_csd_bkup, 0, sizeof(ext_csd_bkup));
2037
2038 err = mmc_send_ext_csd(mmc, ext_csd);
2039 if (err)
2040 goto error;
2041
2042 /* store the ext csd for future reference */
2043 if (!mmc->ext_csd)
2044 mmc->ext_csd = ext_csd;
2045#else
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002046 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002047
2048 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2049 return 0;
2050
2051 /* check ext_csd version and capacity */
2052 err = mmc_send_ext_csd(mmc, ext_csd);
2053 if (err)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002054 goto error;
2055
2056 /* store the ext csd for future reference */
2057 if (!mmc->ext_csd)
2058 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2059 if (!mmc->ext_csd)
2060 return -ENOMEM;
2061 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
Marek Vasuta318a7a2018-04-15 00:37:11 +02002062#endif
Alexander Kochetkovf1133c92018-02-20 14:35:55 +03002063 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002064 return -EINVAL;
2065
2066 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2067
2068 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002069 /*
2070 * According to the JEDEC Standard, the value of
2071 * ext_csd's capacity is valid if the value is more
2072 * than 2GB
2073 */
2074 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2075 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2076 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2077 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2078 capacity *= MMC_MAX_BLOCK_LEN;
2079 if ((capacity >> 20) > 2 * 1024)
2080 mmc->capacity_user = capacity;
2081 }
2082
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002083 /* The partition data may be non-zero but it is only
2084 * effective if PARTITION_SETTING_COMPLETED is set in
2085 * EXT_CSD, so ignore any data if this bit is not set,
2086 * except for enabling the high-capacity group size
2087 * definition (see below).
2088 */
2089 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2090 EXT_CSD_PARTITION_SETTING_COMPLETED);
2091
2092 /* store the partition info of emmc */
2093 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2094 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2095 ext_csd[EXT_CSD_BOOT_MULT])
2096 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2097 if (part_completed &&
2098 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2099 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2100
2101 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2102
2103 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2104
2105 for (i = 0; i < 4; i++) {
2106 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2107 uint mult = (ext_csd[idx + 2] << 16) +
2108 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2109 if (mult)
2110 has_parts = true;
2111 if (!part_completed)
2112 continue;
2113 mmc->capacity_gp[i] = mult;
2114 mmc->capacity_gp[i] *=
2115 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2116 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2117 mmc->capacity_gp[i] <<= 19;
2118 }
2119
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +01002120#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002121 if (part_completed) {
2122 mmc->enh_user_size =
2123 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2124 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2125 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2126 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2127 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2128 mmc->enh_user_size <<= 19;
2129 mmc->enh_user_start =
2130 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2131 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2132 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2133 ext_csd[EXT_CSD_ENH_START_ADDR];
2134 if (mmc->high_capacity)
2135 mmc->enh_user_start <<= 9;
2136 }
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +01002137#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002138
2139 /*
2140 * Host needs to enable ERASE_GRP_DEF bit if device is
2141 * partitioned. This bit will be lost every time after a reset
2142 * or power off. This will affect erase size.
2143 */
2144 if (part_completed)
2145 has_parts = true;
2146 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2147 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2148 has_parts = true;
2149 if (has_parts) {
2150 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2151 EXT_CSD_ERASE_GROUP_DEF, 1);
2152
2153 if (err)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002154 goto error;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002155
2156 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2157 }
2158
2159 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002160#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002161 /* Read out group size from ext_csd */
2162 mmc->erase_grp_size =
2163 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002164#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002165 /*
2166 * if high capacity and partition setting completed
2167 * SEC_COUNT is valid even if it is smaller than 2 GiB
2168 * JEDEC Standard JESD84-B45, 6.2.4
2169 */
2170 if (mmc->high_capacity && part_completed) {
2171 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2172 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2173 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2174 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2175 capacity *= MMC_MAX_BLOCK_LEN;
2176 mmc->capacity_user = capacity;
2177 }
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002178 }
2179#if CONFIG_IS_ENABLED(MMC_WRITE)
2180 else {
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002181 /* Calculate the group size from the csd value. */
2182 int erase_gsz, erase_gmul;
2183
2184 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2185 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2186 mmc->erase_grp_size = (erase_gsz + 1)
2187 * (erase_gmul + 1);
2188 }
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002189#endif
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +01002190#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002191 mmc->hc_wp_grp_size = 1024
2192 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2193 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +01002194#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002195
2196 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2197
2198 return 0;
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002199error:
2200 if (mmc->ext_csd) {
Marek Vasuta318a7a2018-04-15 00:37:11 +02002201#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002202 free(mmc->ext_csd);
Marek Vasuta318a7a2018-04-15 00:37:11 +02002203#endif
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002204 mmc->ext_csd = NULL;
2205 }
2206 return err;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002207}
2208
Kim Phillips87ea3892012-10-29 13:34:43 +00002209static int mmc_startup(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002210{
Stephen Warrene315ae82013-06-11 15:14:01 -06002211 int err, i;
Andy Flemingad347bb2008-10-30 16:41:01 -05002212 uint mult, freq;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002213 u64 cmult, csize;
Andy Flemingad347bb2008-10-30 16:41:01 -05002214 struct mmc_cmd cmd;
Simon Glasse5db1152016-05-01 13:52:35 -06002215 struct blk_desc *bdesc;
Andy Flemingad347bb2008-10-30 16:41:01 -05002216
Thomas Chou1254c3d2010-12-24 13:12:21 +00002217#ifdef CONFIG_MMC_SPI_CRC_ON
2218 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2219 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2220 cmd.resp_type = MMC_RSP_R1;
2221 cmd.cmdarg = 1;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002222 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Chou1254c3d2010-12-24 13:12:21 +00002223 if (err)
2224 return err;
2225 }
2226#endif
2227
Andy Flemingad347bb2008-10-30 16:41:01 -05002228 /* Put the Card in Identify Mode */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002229 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2230 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Flemingad347bb2008-10-30 16:41:01 -05002231 cmd.resp_type = MMC_RSP_R2;
2232 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05002233
2234 err = mmc_send_cmd(mmc, &cmd, NULL);
2235
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +02002236#ifdef CONFIG_MMC_QUIRKS
2237 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2238 int retries = 4;
2239 /*
2240 * It has been seen that SEND_CID may fail on the first
2241 * attempt, let's try a few more time
2242 */
2243 do {
2244 err = mmc_send_cmd(mmc, &cmd, NULL);
2245 if (!err)
2246 break;
2247 } while (retries--);
2248 }
2249#endif
2250
Andy Flemingad347bb2008-10-30 16:41:01 -05002251 if (err)
2252 return err;
2253
2254 memcpy(mmc->cid, cmd.response, 16);
2255
2256 /*
2257 * For MMC cards, set the Relative Address.
2258 * For SD cards, get the Relatvie Address.
2259 * This also puts the cards into Standby State
2260 */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002261 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2262 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2263 cmd.cmdarg = mmc->rca << 16;
2264 cmd.resp_type = MMC_RSP_R6;
Andy Flemingad347bb2008-10-30 16:41:01 -05002265
Thomas Chou1254c3d2010-12-24 13:12:21 +00002266 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05002267
Thomas Chou1254c3d2010-12-24 13:12:21 +00002268 if (err)
2269 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002270
Thomas Chou1254c3d2010-12-24 13:12:21 +00002271 if (IS_SD(mmc))
2272 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2273 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002274
2275 /* Get the Card-Specific Data */
2276 cmd.cmdidx = MMC_CMD_SEND_CSD;
2277 cmd.resp_type = MMC_RSP_R2;
2278 cmd.cmdarg = mmc->rca << 16;
Andy Flemingad347bb2008-10-30 16:41:01 -05002279
2280 err = mmc_send_cmd(mmc, &cmd, NULL);
2281
2282 if (err)
2283 return err;
2284
Rabin Vincentb6eed942009-04-05 13:30:56 +05302285 mmc->csd[0] = cmd.response[0];
2286 mmc->csd[1] = cmd.response[1];
2287 mmc->csd[2] = cmd.response[2];
2288 mmc->csd[3] = cmd.response[3];
Andy Flemingad347bb2008-10-30 16:41:01 -05002289
2290 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincentbdf7a682009-04-05 13:30:55 +05302291 int version = (cmd.response[0] >> 26) & 0xf;
Andy Flemingad347bb2008-10-30 16:41:01 -05002292
2293 switch (version) {
Bin Meng4a4ef872016-03-17 21:53:13 -07002294 case 0:
2295 mmc->version = MMC_VERSION_1_2;
2296 break;
2297 case 1:
2298 mmc->version = MMC_VERSION_1_4;
2299 break;
2300 case 2:
2301 mmc->version = MMC_VERSION_2_2;
2302 break;
2303 case 3:
2304 mmc->version = MMC_VERSION_3;
2305 break;
2306 case 4:
2307 mmc->version = MMC_VERSION_4;
2308 break;
2309 default:
2310 mmc->version = MMC_VERSION_1_2;
2311 break;
Andy Flemingad347bb2008-10-30 16:41:01 -05002312 }
2313 }
2314
2315 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincentbdf7a682009-04-05 13:30:55 +05302316 freq = fbase[(cmd.response[0] & 0x7)];
2317 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Flemingad347bb2008-10-30 16:41:01 -05002318
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +02002319 mmc->legacy_speed = freq * mult;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +02002320 mmc_select_mode(mmc, MMC_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -05002321
Markus Niebel03951412013-12-16 13:40:46 +01002322 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincentb6eed942009-04-05 13:30:56 +05302323 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002324#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Flemingad347bb2008-10-30 16:41:01 -05002325
2326 if (IS_SD(mmc))
2327 mmc->write_bl_len = mmc->read_bl_len;
2328 else
Rabin Vincentb6eed942009-04-05 13:30:56 +05302329 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002330#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002331
2332 if (mmc->high_capacity) {
2333 csize = (mmc->csd[1] & 0x3f) << 16
2334 | (mmc->csd[2] & 0xffff0000) >> 16;
2335 cmult = 8;
2336 } else {
2337 csize = (mmc->csd[1] & 0x3ff) << 2
2338 | (mmc->csd[2] & 0xc0000000) >> 30;
2339 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2340 }
2341
Stephen Warrene315ae82013-06-11 15:14:01 -06002342 mmc->capacity_user = (csize + 1) << (cmult + 2);
2343 mmc->capacity_user *= mmc->read_bl_len;
2344 mmc->capacity_boot = 0;
2345 mmc->capacity_rpmb = 0;
2346 for (i = 0; i < 4; i++)
2347 mmc->capacity_gp[i] = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05002348
Simon Glassa09c2b72013-04-03 08:54:30 +00002349 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2350 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Flemingad347bb2008-10-30 16:41:01 -05002351
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002352#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glassa09c2b72013-04-03 08:54:30 +00002353 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2354 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002355#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002356
Markus Niebel03951412013-12-16 13:40:46 +01002357 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2358 cmd.cmdidx = MMC_CMD_SET_DSR;
2359 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2360 cmd.resp_type = MMC_RSP_NONE;
2361 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002362 pr_warn("MMC: SET_DSR failed\n");
Markus Niebel03951412013-12-16 13:40:46 +01002363 }
2364
Andy Flemingad347bb2008-10-30 16:41:01 -05002365 /* Select the card, and put it into Transfer Mode */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002366 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2367 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargav4a32fba2011-10-05 03:13:23 +00002368 cmd.resp_type = MMC_RSP_R1;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002369 cmd.cmdarg = mmc->rca << 16;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002370 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05002371
Thomas Chou1254c3d2010-12-24 13:12:21 +00002372 if (err)
2373 return err;
2374 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002375
Lei Wenea526762011-06-22 17:03:31 +00002376 /*
2377 * For SD, its erase group is always one sector
2378 */
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002379#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wenea526762011-06-22 17:03:31 +00002380 mmc->erase_grp_size = 1;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002381#endif
Lei Wen31b99802011-05-02 16:26:26 +00002382 mmc->part_config = MMCPART_NOAVAILABLE;
Diego Santa Cruza7a75992014-12-23 10:50:27 +01002383
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02002384 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002385 if (err)
2386 return err;
Sukumar Ghorai232293c2010-09-20 18:29:29 +05302387
Simon Glasse5db1152016-05-01 13:52:35 -06002388 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrene315ae82013-06-11 15:14:01 -06002389 if (err)
2390 return err;
2391
Marek Vasuta318a7a2018-04-15 00:37:11 +02002392#if CONFIG_IS_ENABLED(MMC_TINY)
2393 mmc_set_clock(mmc, mmc->legacy_speed, false);
2394 mmc_select_mode(mmc, IS_SD(mmc) ? SD_LEGACY : MMC_LEGACY);
2395 mmc_set_bus_width(mmc, 1);
2396#else
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02002397 if (IS_SD(mmc)) {
2398 err = sd_get_capabilities(mmc);
2399 if (err)
2400 return err;
2401 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2402 } else {
2403 err = mmc_get_capabilities(mmc);
2404 if (err)
2405 return err;
2406 mmc_select_mode_and_width(mmc, mmc->card_caps);
2407 }
Marek Vasuta318a7a2018-04-15 00:37:11 +02002408#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002409 if (err)
2410 return err;
2411
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02002412 mmc->best_mode = mmc->selected_mode;
Jaehoon Chunge1d4c7b2012-03-26 21:16:03 +00002413
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002414 /* Fix the block length for DDR mode */
2415 if (mmc->ddr_mode) {
2416 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002417#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002418 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002419#endif
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002420 }
2421
Andy Flemingad347bb2008-10-30 16:41:01 -05002422 /* fill in device description */
Simon Glasse5db1152016-05-01 13:52:35 -06002423 bdesc = mmc_get_blk_desc(mmc);
2424 bdesc->lun = 0;
2425 bdesc->hwpart = 0;
2426 bdesc->type = 0;
2427 bdesc->blksz = mmc->read_bl_len;
2428 bdesc->log2blksz = LOG2(bdesc->blksz);
2429 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsd67754f2015-12-04 23:27:40 +01002430#if !defined(CONFIG_SPL_BUILD) || \
2431 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2432 !defined(CONFIG_USE_TINY_PRINTF))
Simon Glasse5db1152016-05-01 13:52:35 -06002433 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Hutt7367ec22012-10-20 17:15:59 +00002434 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2435 (mmc->cid[3] >> 16) & 0xffff);
Simon Glasse5db1152016-05-01 13:52:35 -06002436 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Hutt7367ec22012-10-20 17:15:59 +00002437 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2438 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2439 (mmc->cid[2] >> 24) & 0xff);
Simon Glasse5db1152016-05-01 13:52:35 -06002440 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Hutt7367ec22012-10-20 17:15:59 +00002441 (mmc->cid[2] >> 16) & 0xf);
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002442#else
Simon Glasse5db1152016-05-01 13:52:35 -06002443 bdesc->vendor[0] = 0;
2444 bdesc->product[0] = 0;
2445 bdesc->revision[0] = 0;
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002446#endif
Mikhail Kshevetskiy5cbfa8e7a2012-07-09 08:53:38 +00002447#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
Simon Glasse5db1152016-05-01 13:52:35 -06002448 part_init(bdesc);
Mikhail Kshevetskiy5cbfa8e7a2012-07-09 08:53:38 +00002449#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002450
2451 return 0;
2452}
2453
Kim Phillips87ea3892012-10-29 13:34:43 +00002454static int mmc_send_if_cond(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002455{
2456 struct mmc_cmd cmd;
2457 int err;
2458
2459 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2460 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou2c850462014-03-11 19:34:20 +02002461 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Flemingad347bb2008-10-30 16:41:01 -05002462 cmd.resp_type = MMC_RSP_R7;
Andy Flemingad347bb2008-10-30 16:41:01 -05002463
2464 err = mmc_send_cmd(mmc, &cmd, NULL);
2465
2466 if (err)
2467 return err;
2468
Rabin Vincentb6eed942009-04-05 13:30:56 +05302469 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung7825d202016-07-19 16:33:36 +09002470 return -EOPNOTSUPP;
Andy Flemingad347bb2008-10-30 16:41:01 -05002471 else
2472 mmc->version = SD_VERSION_2;
2473
2474 return 0;
2475}
2476
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002477#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002478/* board-specific MMC power initializations. */
2479__weak void board_mmc_power_init(void)
2480{
2481}
Simon Glass833b80d2017-04-22 19:10:56 -06002482#endif
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002483
Peng Fan15305962016-10-11 15:08:43 +08002484static int mmc_power_init(struct mmc *mmc)
2485{
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002486#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002487#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan15305962016-10-11 15:08:43 +08002488 int ret;
2489
2490 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002491 &mmc->vmmc_supply);
2492 if (ret)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002493 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002494
2495 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2496 &mmc->vqmmc_supply);
2497 if (ret)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002498 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002499#endif
2500#else /* !CONFIG_DM_MMC */
2501 /*
2502 * Driver model should use a regulator, as above, rather than calling
2503 * out to board code.
2504 */
2505 board_mmc_power_init();
2506#endif
2507 return 0;
2508}
2509
2510/*
2511 * put the host in the initial state:
2512 * - turn on Vdd (card power supply)
2513 * - configure the bus width and clock to minimal values
2514 */
2515static void mmc_set_initial_state(struct mmc *mmc)
2516{
2517 int err;
2518
2519 /* First try to set 3.3V. If it fails set to 1.8V */
2520 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2521 if (err != 0)
2522 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2523 if (err != 0)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002524 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002525
2526 mmc_select_mode(mmc, MMC_LEGACY);
2527 mmc_set_bus_width(mmc, 1);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09002528 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002529}
Peng Fan15305962016-10-11 15:08:43 +08002530
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002531static int mmc_power_on(struct mmc *mmc)
2532{
2533#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002534 if (mmc->vmmc_supply) {
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002535 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2536
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002537 if (ret) {
2538 puts("Error enabling VMMC supply\n");
2539 return ret;
2540 }
Peng Fan15305962016-10-11 15:08:43 +08002541 }
2542#endif
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002543 return 0;
2544}
2545
2546static int mmc_power_off(struct mmc *mmc)
2547{
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09002548 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002549#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2550 if (mmc->vmmc_supply) {
2551 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2552
2553 if (ret) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002554 pr_debug("Error disabling VMMC supply\n");
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002555 return ret;
2556 }
2557 }
Simon Glass833b80d2017-04-22 19:10:56 -06002558#endif
Peng Fan15305962016-10-11 15:08:43 +08002559 return 0;
2560}
2561
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002562static int mmc_power_cycle(struct mmc *mmc)
2563{
2564 int ret;
2565
2566 ret = mmc_power_off(mmc);
2567 if (ret)
2568 return ret;
2569 /*
2570 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2571 * to be on the safer side.
2572 */
2573 udelay(2000);
2574 return mmc_power_on(mmc);
2575}
2576
Jon Nettleton2663fe42018-06-11 15:26:19 +03002577int mmc_get_op_cond(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002578{
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002579 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Lin028bde12011-11-14 23:35:39 +00002580 int err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002581
Lei Wen31b99802011-05-02 16:26:26 +00002582 if (mmc->has_init)
2583 return 0;
2584
Yangbo Lub124f8a2015-04-22 13:57:00 +08002585#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2586 mmc_adapter_card_type_ident();
2587#endif
Peng Fan15305962016-10-11 15:08:43 +08002588 err = mmc_power_init(mmc);
2589 if (err)
2590 return err;
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002591
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +02002592#ifdef CONFIG_MMC_QUIRKS
2593 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
2594 MMC_QUIRK_RETRY_SEND_CID;
2595#endif
2596
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +02002597 err = mmc_power_cycle(mmc);
2598 if (err) {
2599 /*
2600 * if power cycling is not supported, we should not try
2601 * to use the UHS modes, because we wouldn't be able to
2602 * recover from an error during the UHS initialization.
2603 */
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002604 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +02002605 uhs_en = false;
2606 mmc->host_caps &= ~UHS_CAPS;
2607 err = mmc_power_on(mmc);
2608 }
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002609 if (err)
2610 return err;
2611
Simon Glasseba48f92017-07-29 11:35:31 -06002612#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -06002613 /* The device has already been probed ready for use */
2614#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02002615 /* made sure it's not NULL earlier */
Pantelis Antoniou2c850462014-03-11 19:34:20 +02002616 err = mmc->cfg->ops->init(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05002617 if (err)
2618 return err;
Simon Glass394dfc02016-06-12 23:30:22 -06002619#endif
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -06002620 mmc->ddr_mode = 0;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02002621
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002622retry:
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002623 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +02002624 mmc_send_init_stream(mmc);
2625
Andy Flemingad347bb2008-10-30 16:41:01 -05002626 /* Reset the Card */
2627 err = mmc_go_idle(mmc);
2628
2629 if (err)
2630 return err;
2631
Lei Wen31b99802011-05-02 16:26:26 +00002632 /* The internal partition reset to user partition(0) at every CMD0*/
Simon Glasse5db1152016-05-01 13:52:35 -06002633 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wen31b99802011-05-02 16:26:26 +00002634
Andy Flemingad347bb2008-10-30 16:41:01 -05002635 /* Test for SD version 2 */
Macpaul Lin028bde12011-11-14 23:35:39 +00002636 err = mmc_send_if_cond(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05002637
Andy Flemingad347bb2008-10-30 16:41:01 -05002638 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002639 err = sd_send_op_cond(mmc, uhs_en);
2640 if (err && uhs_en) {
2641 uhs_en = false;
2642 mmc_power_cycle(mmc);
2643 goto retry;
2644 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002645
2646 /* If the command timed out, we check for an MMC card */
Jaehoon Chung7825d202016-07-19 16:33:36 +09002647 if (err == -ETIMEDOUT) {
Andy Flemingad347bb2008-10-30 16:41:01 -05002648 err = mmc_send_op_cond(mmc);
2649
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002650 if (err) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002651#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002652 pr_err("Card did not respond to voltage select!\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002653#endif
Jaehoon Chung7825d202016-07-19 16:33:36 +09002654 return -EOPNOTSUPP;
Andy Flemingad347bb2008-10-30 16:41:01 -05002655 }
2656 }
2657
Jon Nettleton2663fe42018-06-11 15:26:19 +03002658 return err;
2659}
2660
2661int mmc_start_init(struct mmc *mmc)
2662{
2663 bool no_card;
2664 int err = 0;
2665
2666 /*
2667 * all hosts are capable of 1 bit bus-width and able to use the legacy
2668 * timings.
2669 */
2670 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(SD_LEGACY) |
2671 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
2672
2673#if !defined(CONFIG_MMC_BROKEN_CD)
2674 /* we pretend there's no card when init is NULL */
2675 no_card = mmc_getcd(mmc) == 0;
2676#else
2677 no_card = 0;
2678#endif
2679#if !CONFIG_IS_ENABLED(DM_MMC)
2680 no_card = no_card || (mmc->cfg->ops->init == NULL);
2681#endif
2682 if (no_card) {
2683 mmc->has_init = 0;
2684#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2685 pr_err("MMC: no card present\n");
2686#endif
2687 return -ENOMEDIUM;
2688 }
2689
2690 err = mmc_get_op_cond(mmc);
2691
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002692 if (!err)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002693 mmc->init_in_progress = 1;
2694
2695 return err;
2696}
2697
2698static int mmc_complete_init(struct mmc *mmc)
2699{
2700 int err = 0;
2701
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002702 mmc->init_in_progress = 0;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002703 if (mmc->op_cond_pending)
2704 err = mmc_complete_op_cond(mmc);
2705
2706 if (!err)
2707 err = mmc_startup(mmc);
Lei Wen31b99802011-05-02 16:26:26 +00002708 if (err)
2709 mmc->has_init = 0;
2710 else
2711 mmc->has_init = 1;
2712 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002713}
2714
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002715int mmc_init(struct mmc *mmc)
2716{
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002717 int err = 0;
Vipul Kumardbad7b42018-05-03 12:20:54 +05302718 __maybe_unused ulong start;
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002719#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass59bc6f22016-05-01 13:52:41 -06002720 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002721
Simon Glass59bc6f22016-05-01 13:52:41 -06002722 upriv->mmc = mmc;
2723#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002724 if (mmc->has_init)
2725 return 0;
Mateusz Zalegada351782014-04-29 20:15:30 +02002726
2727 start = get_timer(0);
2728
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002729 if (!mmc->init_in_progress)
2730 err = mmc_start_init(mmc);
2731
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002732 if (!err)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002733 err = mmc_complete_init(mmc);
Jagan Teki9bee2b52017-01-10 11:18:43 +01002734 if (err)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002735 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki9bee2b52017-01-10 11:18:43 +01002736
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002737 return err;
2738}
2739
Markus Niebel03951412013-12-16 13:40:46 +01002740int mmc_set_dsr(struct mmc *mmc, u16 val)
2741{
2742 mmc->dsr = val;
2743 return 0;
2744}
2745
Jeroen Hofstee47726302014-07-10 22:46:28 +02002746/* CPU-specific MMC initializations */
2747__weak int cpu_mmc_init(bd_t *bis)
Andy Flemingad347bb2008-10-30 16:41:01 -05002748{
2749 return -1;
2750}
2751
Jeroen Hofstee47726302014-07-10 22:46:28 +02002752/* board-specific MMC initializations. */
2753__weak int board_mmc_init(bd_t *bis)
2754{
2755 return -1;
2756}
Andy Flemingad347bb2008-10-30 16:41:01 -05002757
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002758void mmc_set_preinit(struct mmc *mmc, int preinit)
2759{
2760 mmc->preinit = preinit;
2761}
2762
Faiz Abbasb3857fd2018-02-12 19:35:24 +05302763#if CONFIG_IS_ENABLED(DM_MMC)
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002764static int mmc_probe(bd_t *bis)
2765{
Simon Glass547cb342015-12-29 05:22:49 -07002766 int ret, i;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002767 struct uclass *uc;
Simon Glass547cb342015-12-29 05:22:49 -07002768 struct udevice *dev;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002769
2770 ret = uclass_get(UCLASS_MMC, &uc);
2771 if (ret)
2772 return ret;
2773
Simon Glass547cb342015-12-29 05:22:49 -07002774 /*
2775 * Try to add them in sequence order. Really with driver model we
2776 * should allow holes, but the current MMC list does not allow that.
2777 * So if we request 0, 1, 3 we will get 0, 1, 2.
2778 */
2779 for (i = 0; ; i++) {
2780 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
2781 if (ret == -ENODEV)
2782 break;
2783 }
2784 uclass_foreach_dev(dev, uc) {
2785 ret = device_probe(dev);
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002786 if (ret)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002787 pr_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002788 }
2789
2790 return 0;
2791}
2792#else
2793static int mmc_probe(bd_t *bis)
2794{
2795 if (board_mmc_init(bis) < 0)
2796 cpu_mmc_init(bis);
2797
2798 return 0;
2799}
2800#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002801
Andy Flemingad347bb2008-10-30 16:41:01 -05002802int mmc_initialize(bd_t *bis)
2803{
Daniel Kochmański13df57b2015-05-29 16:55:43 +02002804 static int initialized = 0;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002805 int ret;
Daniel Kochmański13df57b2015-05-29 16:55:43 +02002806 if (initialized) /* Avoid initializing mmc multiple times */
2807 return 0;
2808 initialized = 1;
2809
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002810#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutf537e392016-12-01 02:06:33 +01002811#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glasse5db1152016-05-01 13:52:35 -06002812 mmc_list_init();
2813#endif
Marek Vasutf537e392016-12-01 02:06:33 +01002814#endif
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002815 ret = mmc_probe(bis);
2816 if (ret)
2817 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -05002818
Ying Zhang9ff70262013-08-16 15:16:11 +08002819#ifndef CONFIG_SPL_BUILD
Andy Flemingad347bb2008-10-30 16:41:01 -05002820 print_mmc_devices(',');
Ying Zhang9ff70262013-08-16 15:16:11 +08002821#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002822
Simon Glasse5db1152016-05-01 13:52:35 -06002823 mmc_do_preinit();
Andy Flemingad347bb2008-10-30 16:41:01 -05002824 return 0;
2825}
Tomas Melinc17dae52016-11-25 11:01:03 +02002826
2827#ifdef CONFIG_CMD_BKOPS_ENABLE
2828int mmc_set_bkops_enable(struct mmc *mmc)
2829{
2830 int err;
2831 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2832
2833 err = mmc_send_ext_csd(mmc, ext_csd);
2834 if (err) {
2835 puts("Could not get ext_csd register values\n");
2836 return err;
2837 }
2838
2839 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2840 puts("Background operations not supported on device\n");
2841 return -EMEDIUMTYPE;
2842 }
2843
2844 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2845 puts("Background operations already enabled\n");
2846 return 0;
2847 }
2848
2849 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2850 if (err) {
2851 puts("Failed to enable manual background operations\n");
2852 return err;
2853 }
2854
2855 puts("Enabled manual background operations\n");
2856
2857 return 0;
2858}
2859#endif