blob: 8c27122c002e4f4b798688f0a2e2566529ff5555 [file] [log] [blame]
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01001/*
Andreas Bießmann65c65672010-10-18 22:58:29 +02002 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3 *
4 * based on previous work by
5 *
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01006 * Ulf Samuelsson <ulf@atmel.com>
7 * Rick Bronson <rick@efn.org>
8 *
9 * Configuration settings for the AT91RM9200EK board.
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010012 */
13
Andreas Bießmann65c65672010-10-18 22:58:29 +020014#ifndef __AT91RM9200EK_CONFIG_H__
15#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010016
Alexey Brodkin267d8e22014-02-26 17:47:58 +040017#include <linux/sizes.h>
Jens Scharsig128ecd02010-02-03 22:45:42 +010018
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010019/*
Andreas Bießmann334548e2010-11-30 09:45:03 +000020 * set some initial configurations depending on configure target
21 *
22 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
23 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
24 * initialisation was done by some preloader
25 */
26#ifdef CONFIG_RAMBOOT
27#define CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann334548e2010-11-30 09:45:03 +000028#endif
29
30/*
Andreas Bießmann65c65672010-10-18 22:58:29 +020031 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
32 * AT91C_MAIN_CLOCK is the frequency of PLLA output
33 * AT91C_MASTER_CLOCK is the peripherial clock
34 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
35 * set in arch/arm/cpu/arm920t/at91/timer.c)
36 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010037 */
Andreas Bießmann65c65672010-10-18 22:58:29 +020038#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000039#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann65c65672010-10-18 22:58:29 +020040#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
41#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
42#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010043
Andreas Bießmann65c65672010-10-18 22:58:29 +020044/* CPU configuration */
Andreas Bießmann65c65672010-10-18 22:58:29 +020045#define CONFIG_AT91RM9200
46#define CONFIG_AT91RM9200EK
Andreas Bießmann65c65672010-10-18 22:58:29 +020047#define USE_920T_MMU
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010048
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000049#include <asm/hardware.h> /* needed for port definitions */
50
Andreas Bießmann65c65672010-10-18 22:58:29 +020051#define CONFIG_CMDLINE_TAG
52#define CONFIG_SETUP_MEMORY_TAGS
53#define CONFIG_INITRD_TAG
54
55/*
56 * Memory Configuration
57 */
58#define CONFIG_NR_DRAM_BANKS 1
59#define CONFIG_SYS_SDRAM_BASE 0x20000000
60#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010061
Andreas Bießmann65c65672010-10-18 22:58:29 +020062#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
63#define CONFIG_SYS_MEMTEST_END \
64 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010065
66/*
67 * LowLevel Init
68 */
69#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann65c65672010-10-18 22:58:29 +020070#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010071/* flash */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010072#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
73#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
74
75/* clocks */
76#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
77#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
78/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
79#define CONFIG_SYS_MCKR_VAL 0x00000202
80
81/* sdram */
82#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
83#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
84#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
85#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
86#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann65c65672010-10-18 22:58:29 +020087#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann309aeaf2010-12-04 11:31:46 +000088#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010089#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
90#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
91#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
92#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
93#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
94#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010095#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
96
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010097/*
98 * Hardware drivers
99 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100100/*
Andreas Bießmann65c65672010-10-18 22:58:29 +0200101 * Choose a USART for serial console
102 * CONFIG_DBGU is DBGU unit on J10
103 * CONFIG_USART1 is USART1 on J14
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100104 */
Andreas Bießmannf9d3f912011-06-12 01:49:14 +0000105#define CONFIG_ATMEL_USART
106#define CONFIG_USART_BASE ATMEL_BASE_DBGU
107#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100108
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100109/*
110 * Command line configuration.
111 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100112
113/*
114 * Network Driver Setting
115 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200116#define CONFIG_DRIVER_AT91EMAC
117#define CONFIG_SYS_RX_ETH_BUFFER 16
118#define CONFIG_RMII
119#define CONFIG_MII
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100120
121/*
122 * NOR Flash
123 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200124#define CONFIG_FLASH_CFI_DRIVER
125#define CONFIG_SYS_FLASH_CFI
126#define CONFIG_SYS_FLASH_BASE 0x10000000
127#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
128#define PHYS_FLASH_SIZE SZ_8M
129#define CONFIG_SYS_MAX_FLASH_BANKS 1
130#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100131#define CONFIG_SYS_FLASH_PROTECTION
132
133/*
Andreas Bießmann0058d822010-10-18 22:58:31 +0200134 * USB Config
135 */
136#define CONFIG_USB_ATMEL 1
Bo Shen4a985df2013-10-21 16:14:00 +0800137#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Andreas Bießmann0058d822010-10-18 22:58:31 +0200138#define CONFIG_USB_OHCI_NEW 1
Andreas Bießmann0058d822010-10-18 22:58:31 +0200139
140#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig58aa5632011-02-19 06:17:02 +0000141#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann0058d822010-10-18 22:58:31 +0200142#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
143#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
144
145/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100146 * Environment Settings
147 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100148
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100149/*
150 * after u-boot.bin
151 */
152#define CONFIG_ENV_ADDR \
153 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200154#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100155/* The following #defines are needed to get flash environment right */
156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann65c65672010-10-18 22:58:29 +0200157#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100158
159/*
160 * Boot option
161 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100162
Andreas Bießmann65c65672010-10-18 22:58:29 +0200163/* default load address */
164#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
165#define CONFIG_ENV_OVERWRITE
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100166
167/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100168 * Shell Settings
169 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100170
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100171/*
172 * Size of malloc() pool
173 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200174#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
175 SZ_4K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100176
Andreas Bießmann65c65672010-10-18 22:58:29 +0200177#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200178 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200179
Andreas Bießmann65c65672010-10-18 22:58:29 +0200180#endif /* __AT91RM9200EK_CONFIG_H__ */