wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 1 | /* |
Stefan Roese | 153b3e2 | 2007-10-05 17:10:59 +0200 | [diff] [blame] | 2 | * (C) Copyright 2000-2007 |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #include <common.h> |
| 25 | #include <watchdog.h> |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 26 | #include <ppc4xx_enet.h> |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 27 | #include <asm/processor.h> |
Stefan Roese | 80354e7 | 2007-03-24 15:57:09 +0100 | [diff] [blame] | 28 | #include <asm/gpio.h> |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 29 | #include <ppc4xx.h> |
| 30 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 31 | #if defined(CONFIG_405GP) || defined(CONFIG_405EP) |
| 32 | DECLARE_GLOBAL_DATA_PTR; |
| 33 | #endif |
| 34 | |
Mike Nuss | 3073ecd | 2008-02-20 11:54:20 -0500 | [diff] [blame] | 35 | #ifndef CFG_PLL_RECONFIG |
| 36 | #define CFG_PLL_RECONFIG 0 |
| 37 | #endif |
| 38 | |
| 39 | void reconfigure_pll(u32 new_cpu_freq) |
| 40 | { |
| 41 | #if defined(CONFIG_440EPX) |
| 42 | int reset_needed = 0; |
| 43 | u32 reg, temp; |
| 44 | u32 prbdv0, target_prbdv0, /* CLK_PRIMBD */ |
| 45 | fwdva, target_fwdva, fwdvb, target_fwdvb, /* CLK_PLLD */ |
| 46 | fbdv, target_fbdv, lfbdv, target_lfbdv, |
| 47 | perdv0, target_perdv0, /* CLK_PERD */ |
| 48 | spcid0, target_spcid0; /* CLK_SPCID */ |
| 49 | |
| 50 | /* Reconfigure clocks if necessary. |
| 51 | * See PPC440EPx User's Manual, sections 8.2 and 14 */ |
| 52 | if (new_cpu_freq == 667) { |
| 53 | target_prbdv0 = 2; |
| 54 | target_fwdva = 2; |
| 55 | target_fwdvb = 4; |
| 56 | target_fbdv = 20; |
| 57 | target_lfbdv = 1; |
| 58 | target_perdv0 = 4; |
| 59 | target_spcid0 = 4; |
| 60 | |
| 61 | mfcpr(clk_primbd, reg); |
| 62 | temp = (reg & PRBDV_MASK) >> 24; |
| 63 | prbdv0 = temp ? temp : 8; |
| 64 | if (prbdv0 != target_prbdv0) { |
| 65 | reg &= ~PRBDV_MASK; |
| 66 | reg |= ((target_prbdv0 == 8 ? 0 : target_prbdv0) << 24); |
| 67 | mtcpr(clk_primbd, reg); |
| 68 | reset_needed = 1; |
| 69 | } |
| 70 | |
| 71 | mfcpr(clk_plld, reg); |
| 72 | |
| 73 | temp = (reg & PLLD_FWDVA_MASK) >> 16; |
| 74 | fwdva = temp ? temp : 16; |
| 75 | |
| 76 | temp = (reg & PLLD_FWDVB_MASK) >> 8; |
| 77 | fwdvb = temp ? temp : 8; |
| 78 | |
| 79 | temp = (reg & PLLD_FBDV_MASK) >> 24; |
| 80 | fbdv = temp ? temp : 32; |
| 81 | |
| 82 | temp = (reg & PLLD_LFBDV_MASK); |
| 83 | lfbdv = temp ? temp : 64; |
| 84 | |
| 85 | if (fwdva != target_fwdva || fbdv != target_fbdv || lfbdv != target_lfbdv) { |
| 86 | reg &= ~(PLLD_FWDVA_MASK | PLLD_FWDVB_MASK | |
| 87 | PLLD_FBDV_MASK | PLLD_LFBDV_MASK); |
| 88 | reg |= ((target_fwdva == 16 ? 0 : target_fwdva) << 16) | |
| 89 | ((target_fwdvb == 8 ? 0 : target_fwdvb) << 8) | |
| 90 | ((target_fbdv == 32 ? 0 : target_fbdv) << 24) | |
| 91 | (target_lfbdv == 64 ? 0 : target_lfbdv); |
| 92 | mtcpr(clk_plld, reg); |
| 93 | reset_needed = 1; |
| 94 | } |
| 95 | |
| 96 | mfcpr(clk_perd, reg); |
| 97 | perdv0 = (reg & CPR0_PERD_PERDV0_MASK) >> 24; |
| 98 | if (perdv0 != target_perdv0) { |
| 99 | reg &= ~CPR0_PERD_PERDV0_MASK; |
| 100 | reg |= (target_perdv0 << 24); |
| 101 | mtcpr(clk_perd, reg); |
| 102 | reset_needed = 1; |
| 103 | } |
| 104 | |
| 105 | mfcpr(clk_spcid, reg); |
| 106 | temp = (reg & CPR0_SPCID_SPCIDV0_MASK) >> 24; |
| 107 | spcid0 = temp ? temp : 4; |
| 108 | if (spcid0 != target_spcid0) { |
| 109 | reg &= ~CPR0_SPCID_SPCIDV0_MASK; |
| 110 | reg |= ((target_spcid0 == 4 ? 0 : target_spcid0) << 24); |
| 111 | mtcpr(clk_spcid, reg); |
| 112 | reset_needed = 1; |
| 113 | } |
| 114 | |
| 115 | /* Set reload inhibit so configuration will persist across |
| 116 | * processor resets */ |
| 117 | mfcpr(clk_icfg, reg); |
| 118 | reg &= ~CPR0_ICFG_RLI_MASK; |
| 119 | reg |= 1 << 31; |
| 120 | mtcpr(clk_icfg, reg); |
| 121 | } |
| 122 | |
| 123 | /* Reset processor if configuration changed */ |
| 124 | if (reset_needed) { |
| 125 | __asm__ __volatile__ ("sync; isync"); |
| 126 | mtspr(dbcr0, 0x20000000); |
| 127 | } |
| 128 | #endif |
| 129 | } |
| 130 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 131 | /* |
| 132 | * Breath some life into the CPU... |
| 133 | * |
Mike Nuss | 3073ecd | 2008-02-20 11:54:20 -0500 | [diff] [blame] | 134 | * Reconfigure PLL if necessary, |
| 135 | * set up the memory map, |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 136 | * initialize a bunch of registers |
| 137 | */ |
| 138 | void |
| 139 | cpu_init_f (void) |
| 140 | { |
Stefan Roese | 1b198df | 2008-06-28 14:56:17 +0200 | [diff] [blame^] | 141 | #if defined(CONFIG_WATCHDOG) || defined(CONFIG_460EX) |
| 142 | u32 val; |
Wolfgang Denk | 8637071 | 2007-01-15 13:41:04 +0100 | [diff] [blame] | 143 | #endif |
Mike Nuss | 3073ecd | 2008-02-20 11:54:20 -0500 | [diff] [blame] | 144 | reconfigure_pll(CFG_PLL_RECONFIG); |
Wolfgang Denk | 8637071 | 2007-01-15 13:41:04 +0100 | [diff] [blame] | 145 | |
Stefan Roese | 1bca919 | 2007-11-15 14:23:55 +0100 | [diff] [blame] | 146 | #if (defined(CONFIG_405EP) || defined (CONFIG_405EX)) && !defined(CFG_4xx_GPIO_TABLE) |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 147 | /* |
| 148 | * GPIO0 setup (select GPIO or alternate function) |
| 149 | */ |
Stefan Roese | 865b19e | 2006-10-12 19:43:29 +0200 | [diff] [blame] | 150 | #if defined(CFG_GPIO0_OR) |
| 151 | out32(GPIO0_OR, CFG_GPIO0_OR); /* set initial state of output pins */ |
| 152 | #endif |
| 153 | #if defined(CFG_GPIO0_ODR) |
| 154 | out32(GPIO0_ODR, CFG_GPIO0_ODR); /* open-drain select */ |
| 155 | #endif |
| 156 | out32(GPIO0_OSRH, CFG_GPIO0_OSRH); /* output select */ |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 157 | out32(GPIO0_OSRL, CFG_GPIO0_OSRL); |
Stefan Roese | 865b19e | 2006-10-12 19:43:29 +0200 | [diff] [blame] | 158 | out32(GPIO0_ISR1H, CFG_GPIO0_ISR1H); /* input select */ |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 159 | out32(GPIO0_ISR1L, CFG_GPIO0_ISR1L); |
Stefan Roese | 865b19e | 2006-10-12 19:43:29 +0200 | [diff] [blame] | 160 | out32(GPIO0_TSRH, CFG_GPIO0_TSRH); /* three-state select */ |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 161 | out32(GPIO0_TSRL, CFG_GPIO0_TSRL); |
Stefan Roese | 153b3e2 | 2007-10-05 17:10:59 +0200 | [diff] [blame] | 162 | #if defined(CFG_GPIO0_ISR2H) |
| 163 | out32(GPIO0_ISR2H, CFG_GPIO0_ISR2H); |
| 164 | out32(GPIO0_ISR2L, CFG_GPIO0_ISR2L); |
| 165 | #endif |
| 166 | #if defined (CFG_GPIO0_TCR) |
Stefan Roese | 865b19e | 2006-10-12 19:43:29 +0200 | [diff] [blame] | 167 | out32(GPIO0_TCR, CFG_GPIO0_TCR); /* enable output driver for outputs */ |
Stefan Roese | 153b3e2 | 2007-10-05 17:10:59 +0200 | [diff] [blame] | 168 | #endif |
Markus Brunner | 7686e64 | 2008-03-27 10:46:25 +0100 | [diff] [blame] | 169 | #endif /* CONFIG_405EP ... && !CFG_4xx_GPIO_TABLE */ |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 170 | |
Stefan Roese | 3f47e7c | 2007-12-28 15:53:46 +0100 | [diff] [blame] | 171 | #if defined (CONFIG_405EP) |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 172 | /* |
| 173 | * Set EMAC noise filter bits |
| 174 | */ |
| 175 | mtdcr(cpc0_epctl, CPC0_EPRCSR_E0NFE | CPC0_EPRCSR_E1NFE); |
Stefan Roese | 2cf3b30 | 2007-12-28 16:08:08 +0100 | [diff] [blame] | 176 | |
| 177 | /* |
| 178 | * Enable the internal PCI arbiter |
| 179 | */ |
| 180 | mtdcr(cpc0_pci, mfdcr(cpc0_pci) | CPC0_PCI_HOST_CFG_EN | CPC0_PCI_ARBIT_EN); |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 181 | #endif /* CONFIG_405EP */ |
| 182 | |
Stefan Roese | 1bca919 | 2007-11-15 14:23:55 +0100 | [diff] [blame] | 183 | #if defined(CFG_4xx_GPIO_TABLE) |
Stefan Roese | 80354e7 | 2007-03-24 15:57:09 +0100 | [diff] [blame] | 184 | gpio_set_chip_configuration(); |
Stefan Roese | 1bca919 | 2007-11-15 14:23:55 +0100 | [diff] [blame] | 185 | #endif /* CFG_4xx_GPIO_TABLE */ |
Stefan Roese | 9eba0c8 | 2006-06-02 16:18:04 +0200 | [diff] [blame] | 186 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 187 | /* |
| 188 | * External Bus Controller (EBC) Setup |
| 189 | */ |
| 190 | #if (defined(CFG_EBC_PB0AP) && defined(CFG_EBC_PB0CR)) |
Stefan Roese | 9eba0c8 | 2006-06-02 16:18:04 +0200 | [diff] [blame] | 191 | #if (defined(CONFIG_405GP) || defined(CONFIG_405CR) || \ |
Stefan Roese | 17ffbc8 | 2007-03-21 13:38:59 +0100 | [diff] [blame] | 192 | defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \ |
Stefan Roese | 153b3e2 | 2007-10-05 17:10:59 +0200 | [diff] [blame] | 193 | defined(CONFIG_405EX) || defined(CONFIG_405)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 194 | /* |
| 195 | * Move the next instructions into icache, since these modify the flash |
| 196 | * we are running from! |
| 197 | */ |
| 198 | asm volatile(" bl 0f" ::: "lr"); |
| 199 | asm volatile("0: mflr 3" ::: "r3"); |
Wolfgang Denk | 70df7bc | 2007-06-22 23:59:00 +0200 | [diff] [blame] | 200 | asm volatile(" addi 4, 0, 14" ::: "r4"); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 201 | asm volatile(" mtctr 4" ::: "ctr"); |
| 202 | asm volatile("1: icbt 0, 3"); |
| 203 | asm volatile(" addi 3, 3, 32" ::: "r3"); |
| 204 | asm volatile(" bdnz 1b" ::: "ctr", "cr0"); |
| 205 | asm volatile(" addis 3, 0, 0x0" ::: "r3"); |
| 206 | asm volatile(" ori 3, 3, 0xA000" ::: "r3"); |
| 207 | asm volatile(" mtctr 3" ::: "ctr"); |
| 208 | asm volatile("2: bdnz 2b" ::: "ctr", "cr0"); |
Stefan Roese | 9eba0c8 | 2006-06-02 16:18:04 +0200 | [diff] [blame] | 209 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 210 | |
| 211 | mtebc(pb0ap, CFG_EBC_PB0AP); |
| 212 | mtebc(pb0cr, CFG_EBC_PB0CR); |
| 213 | #endif |
| 214 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 215 | #if (defined(CFG_EBC_PB1AP) && defined(CFG_EBC_PB1CR) && !(CFG_INIT_DCACHE_CS == 1)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 216 | mtebc(pb1ap, CFG_EBC_PB1AP); |
| 217 | mtebc(pb1cr, CFG_EBC_PB1CR); |
| 218 | #endif |
| 219 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 220 | #if (defined(CFG_EBC_PB2AP) && defined(CFG_EBC_PB2CR) && !(CFG_INIT_DCACHE_CS == 2)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 221 | mtebc(pb2ap, CFG_EBC_PB2AP); |
| 222 | mtebc(pb2cr, CFG_EBC_PB2CR); |
| 223 | #endif |
| 224 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 225 | #if (defined(CFG_EBC_PB3AP) && defined(CFG_EBC_PB3CR) && !(CFG_INIT_DCACHE_CS == 3)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 226 | mtebc(pb3ap, CFG_EBC_PB3AP); |
| 227 | mtebc(pb3cr, CFG_EBC_PB3CR); |
| 228 | #endif |
| 229 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 230 | #if (defined(CFG_EBC_PB4AP) && defined(CFG_EBC_PB4CR) && !(CFG_INIT_DCACHE_CS == 4)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 231 | mtebc(pb4ap, CFG_EBC_PB4AP); |
| 232 | mtebc(pb4cr, CFG_EBC_PB4CR); |
| 233 | #endif |
| 234 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 235 | #if (defined(CFG_EBC_PB5AP) && defined(CFG_EBC_PB5CR) && !(CFG_INIT_DCACHE_CS == 5)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 236 | mtebc(pb5ap, CFG_EBC_PB5AP); |
| 237 | mtebc(pb5cr, CFG_EBC_PB5CR); |
| 238 | #endif |
| 239 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 240 | #if (defined(CFG_EBC_PB6AP) && defined(CFG_EBC_PB6CR) && !(CFG_INIT_DCACHE_CS == 6)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 241 | mtebc(pb6ap, CFG_EBC_PB6AP); |
| 242 | mtebc(pb6cr, CFG_EBC_PB6CR); |
| 243 | #endif |
| 244 | |
stroese | 764fced | 2003-06-05 15:35:20 +0000 | [diff] [blame] | 245 | #if (defined(CFG_EBC_PB7AP) && defined(CFG_EBC_PB7CR) && !(CFG_INIT_DCACHE_CS == 7)) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 246 | mtebc(pb7ap, CFG_EBC_PB7AP); |
| 247 | mtebc(pb7cr, CFG_EBC_PB7CR); |
| 248 | #endif |
| 249 | |
Heiko Schocher | 37efa39 | 2007-01-18 11:28:51 +0100 | [diff] [blame] | 250 | #if defined (CFG_EBC_CFG) |
Stefan Roese | a8856e3 | 2007-02-20 10:57:08 +0100 | [diff] [blame] | 251 | mtebc(EBC0_CFG, CFG_EBC_CFG); |
Heiko Schocher | 3c58a99 | 2007-01-11 15:44:44 +0100 | [diff] [blame] | 252 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 253 | |
Wolfgang Denk | 8637071 | 2007-01-15 13:41:04 +0100 | [diff] [blame] | 254 | #if defined(CONFIG_WATCHDOG) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 255 | val = mfspr(tcr); |
Stefan Roese | b30f2a1 | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 256 | #if defined(CONFIG_440EP) || defined(CONFIG_440GR) |
Stefan Roese | 326c971 | 2005-08-01 16:41:48 +0200 | [diff] [blame] | 257 | val |= 0xb8000000; /* generate system reset after 1.34 seconds */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 258 | #elif defined(CONFIG_440EPX) |
| 259 | val |= 0xb0000000; /* generate system reset after 1.34 seconds */ |
Stefan Roese | 326c971 | 2005-08-01 16:41:48 +0200 | [diff] [blame] | 260 | #else |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 261 | val |= 0xf0000000; /* generate system reset after 2.684 seconds */ |
Stefan Roese | 326c971 | 2005-08-01 16:41:48 +0200 | [diff] [blame] | 262 | #endif |
Stefan Roese | 2a4a943 | 2006-11-27 14:12:17 +0100 | [diff] [blame] | 263 | #if defined(CFG_4xx_RESET_TYPE) |
| 264 | val &= ~0x30000000; /* clear WRC bits */ |
| 265 | val |= CFG_4xx_RESET_TYPE << 28; /* set board specific WRC type */ |
| 266 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 267 | mtspr(tcr, val); |
| 268 | |
| 269 | val = mfspr(tsr); |
| 270 | val |= 0x80000000; /* enable watchdog timer */ |
| 271 | mtspr(tsr, val); |
| 272 | |
| 273 | reset_4xx_watchdog(); |
| 274 | #endif /* CONFIG_WATCHDOG */ |
Stefan Roese | 1b198df | 2008-06-28 14:56:17 +0200 | [diff] [blame^] | 275 | |
| 276 | #if defined(CONFIG_460EX) |
| 277 | /* |
| 278 | * Set SDR0_AHB_CFG[A2P_INCR4] (bit 24) and |
| 279 | * clear SDR0_AHB_CFG[A2P_PROT2] (bit 25) for a new 460EX errata |
| 280 | * regarding concurrent use of AHB USB OTG, USB 2.0 host and SATA |
| 281 | */ |
| 282 | mfsdr(SDR0_AHB_CFG, val); |
| 283 | val |= 0x80; |
| 284 | val &= ~0x40; |
| 285 | mtsdr(SDR0_AHB_CFG, val); |
| 286 | mfsdr(SDR0_USB2HOST_CFG, val); |
| 287 | val &= ~0xf00; |
| 288 | val |= 0x400; |
| 289 | mtsdr(SDR0_USB2HOST_CFG, val); |
| 290 | #endif /* CONFIG_460EX */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | /* |
| 294 | * initialize higher level parts of CPU like time base and timers |
| 295 | */ |
| 296 | int cpu_init_r (void) |
| 297 | { |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 298 | #if defined(CONFIG_405GP) || defined(CONFIG_405EP) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 299 | bd_t *bd = gd->bd; |
| 300 | unsigned long reg; |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 301 | #if defined(CONFIG_405GP) |
stroese | 6030846 | 2003-03-20 15:21:50 +0000 | [diff] [blame] | 302 | uint pvr = get_pvr(); |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 303 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 304 | |
| 305 | /* |
| 306 | * Write Ethernetaddress into on-chip register |
| 307 | */ |
| 308 | reg = 0x00000000; |
| 309 | reg |= bd->bi_enetaddr[0]; /* set high address */ |
| 310 | reg = reg << 8; |
| 311 | reg |= bd->bi_enetaddr[1]; |
| 312 | out32 (EMAC_IAH, reg); |
| 313 | |
| 314 | reg = 0x00000000; |
| 315 | reg |= bd->bi_enetaddr[2]; /* set low address */ |
| 316 | reg = reg << 8; |
| 317 | reg |= bd->bi_enetaddr[3]; |
| 318 | reg = reg << 8; |
| 319 | reg |= bd->bi_enetaddr[4]; |
| 320 | reg = reg << 8; |
| 321 | reg |= bd->bi_enetaddr[5]; |
| 322 | out32 (EMAC_IAL, reg); |
stroese | 6030846 | 2003-03-20 15:21:50 +0000 | [diff] [blame] | 323 | |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 324 | #if defined(CONFIG_405GP) |
stroese | 6030846 | 2003-03-20 15:21:50 +0000 | [diff] [blame] | 325 | /* |
| 326 | * Set edge conditioning circuitry on PPC405GPr |
| 327 | * for compatibility to existing PPC405GP designs. |
| 328 | */ |
stroese | ff90f80 | 2003-04-04 16:00:33 +0000 | [diff] [blame] | 329 | if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) { |
stroese | 6030846 | 2003-03-20 15:21:50 +0000 | [diff] [blame] | 330 | mtdcr(ecr, 0x60606000); |
| 331 | } |
stroese | 434979e | 2003-05-23 11:18:02 +0000 | [diff] [blame] | 332 | #endif /* defined(CONFIG_405GP) */ |
| 333 | #endif /* defined(CONFIG_405GP) || defined(CONFIG_405EP) */ |
Stefan Roese | cc019d1 | 2008-03-11 15:05:50 +0100 | [diff] [blame] | 334 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 335 | return (0); |
| 336 | } |