Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2016 Masahiro Yamada <yamada.masahiro@socionext.com> |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 7 | #include <clk-uclass.h> |
Simon Glass | 11c89f3 | 2017-05-17 17:18:03 -0600 | [diff] [blame] | 8 | #include <dm.h> |
Peng Fan | ec424a7 | 2019-07-31 07:01:39 +0000 | [diff] [blame] | 9 | #include <linux/clk-provider.h> |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 10 | |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 11 | static ulong clk_fixed_rate_get_rate(struct clk *clk) |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 12 | { |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 13 | return to_clk_fixed_rate(clk->dev)->fixed_rate; |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 14 | } |
| 15 | |
| 16 | const struct clk_ops clk_fixed_rate_ops = { |
| 17 | .get_rate = clk_fixed_rate_get_rate, |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 18 | }; |
| 19 | |
| 20 | static int clk_fixed_rate_ofdata_to_platdata(struct udevice *dev) |
| 21 | { |
Lukasz Majewski | 9ded46927 | 2019-06-24 15:50:40 +0200 | [diff] [blame] | 22 | struct clk *clk = &to_clk_fixed_rate(dev)->clk; |
Simon Glass | 589d915 | 2016-07-04 11:58:03 -0600 | [diff] [blame] | 23 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Mario Six | a6a0463 | 2018-01-15 11:06:52 +0100 | [diff] [blame] | 24 | to_clk_fixed_rate(dev)->fixed_rate = |
| 25 | dev_read_u32_default(dev, "clock-frequency", 0); |
Simon Glass | 589d915 | 2016-07-04 11:58:03 -0600 | [diff] [blame] | 26 | #endif |
Lukasz Majewski | 9ded46927 | 2019-06-24 15:50:40 +0200 | [diff] [blame] | 27 | /* Make fixed rate clock accessible from higher level struct clk */ |
| 28 | dev->uclass_priv = clk; |
| 29 | clk->dev = dev; |
Peng Fan | 30a6ebc | 2019-08-21 13:35:03 +0000 | [diff] [blame] | 30 | clk->enable_count = 0; |
Masahiro Yamada | 31adfc2 | 2016-01-19 13:55:28 +0900 | [diff] [blame] | 31 | |
| 32 | return 0; |
| 33 | } |
| 34 | |
| 35 | static const struct udevice_id clk_fixed_rate_match[] = { |
| 36 | { |
| 37 | .compatible = "fixed-clock", |
| 38 | }, |
| 39 | { /* sentinel */ } |
| 40 | }; |
| 41 | |
| 42 | U_BOOT_DRIVER(clk_fixed_rate) = { |
| 43 | .name = "fixed_rate_clock", |
| 44 | .id = UCLASS_CLK, |
| 45 | .of_match = clk_fixed_rate_match, |
| 46 | .ofdata_to_platdata = clk_fixed_rate_ofdata_to_platdata, |
| 47 | .platdata_auto_alloc_size = sizeof(struct clk_fixed_rate), |
| 48 | .ops = &clk_fixed_rate_ops, |
| 49 | }; |