blob: cfc9567332e94d584a07ab4c8894aded759b4182 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -04002/*
Oleksandr Zhadanba280332019-06-17 16:10:23 -04003 * Copyright 2013-2019 Arcturus Networks, Inc.
4 * https://www.arcturusnetworks.com/products/ucp1020/
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -04005 * based on include/configs/p1_p2_rdb_pc.h
6 * original copyright follows:
7 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -04008 */
9
10/*
11 * QorIQ uCP1020-xx boards configuration file
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
Oleksandr Zhadanba280332019-06-17 16:10:23 -040018/*** Arcturus FirmWare Environment */
19
20#define MAX_SERIAL_SIZE 15
21#define MAX_HWADDR_SIZE 17
22
23#define MAX_FWENV_ADDR 4
24
25#define FWENV_MMC 1
26#define FWENV_SPI_FLASH 2
27#define FWENV_NOR_FLASH 3
28/*
29 #define FWENV_TYPE FWENV_MMC
30 #define FWENV_TYPE FWENV_SPI_FLASH
31*/
32#define FWENV_TYPE FWENV_NOR_FLASH
33
34#if (FWENV_TYPE == FWENV_MMC)
35#ifndef CONFIG_SYS_MMC_ENV_DEV
36#define CONFIG_SYS_MMC_ENV_DEV 1
37#endif
38#define FWENV_ADDR1 -1
39#define FWENV_ADDR2 -1
40#define FWENV_ADDR3 -1
41#define FWENV_ADDR4 -1
42#define EMPY_CHAR 0
43#endif
44
45#if (FWENV_TYPE == FWENV_SPI_FLASH)
46#ifndef CONFIG_SF_DEFAULT_SPEED
47#define CONFIG_SF_DEFAULT_SPEED 1000000
48#endif
49#ifndef CONFIG_SF_DEFAULT_MODE
50#define CONFIG_SF_DEFAULT_MODE SPI_MODE0
51#endif
52#ifndef CONFIG_SF_DEFAULT_CS
53#define CONFIG_SF_DEFAULT_CS 0
54#endif
55#ifndef CONFIG_SF_DEFAULT_BUS
56#define CONFIG_SF_DEFAULT_BUS 0
57#endif
58#define FWENV_ADDR1 (0x200 - sizeof(smac))
59#define FWENV_ADDR2 (0x400 - sizeof(smac))
60#define FWENV_ADDR3 (CONFIG_ENV_SECT_SIZE + 0x200 - sizeof(smac))
61#define FWENV_ADDR4 (CONFIG_ENV_SECT_SIZE + 0x400 - sizeof(smac))
62#define EMPY_CHAR 0xff
63#endif
64
65#if (FWENV_TYPE == FWENV_NOR_FLASH)
66#define FWENV_ADDR1 0xEC080000
67#define FWENV_ADDR2 -1
68#define FWENV_ADDR3 -1
69#define FWENV_ADDR4 -1
70#define EMPY_CHAR 0xff
71#endif
72/***********************************/
73
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040074#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
75#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
76#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
77#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040078#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
79
80#if defined(CONFIG_TARTGET_UCP1020T1)
81
82#define CONFIG_UCP1020_REV_1_3
83
84#define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040085
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040086#define CONFIG_TSEC1
87#define CONFIG_TSEC3
88#define CONFIG_HAS_ETH0
89#define CONFIG_HAS_ETH1
90#define CONFIG_ETHADDR 00:19:D3:FF:FF:FF
91#define CONFIG_ETH1ADDR 00:19:D3:FF:FF:FE
92#define CONFIG_ETH2ADDR 00:19:D3:FF:FF:FD
93#define CONFIG_IPADDR 10.80.41.229
94#define CONFIG_SERVERIP 10.80.41.227
95#define CONFIG_NETMASK 255.255.252.0
96#define CONFIG_ETHPRIME "eTSEC3"
97
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -040098#define CONFIG_SYS_L2_SIZE (256 << 10)
99
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400100#endif
101
102#if defined(CONFIG_TARGET_UCP1020)
103
104#define CONFIG_UCP1020
105#define CONFIG_UCP1020_REV_1_3
106
107#define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400108
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400109#define CONFIG_TSEC1
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400110#define CONFIG_TSEC3
111#define CONFIG_HAS_ETH0
112#define CONFIG_HAS_ETH1
113#define CONFIG_HAS_ETH2
114#define CONFIG_ETHADDR 00:06:3B:FF:FF:FF
115#define CONFIG_ETH1ADDR 00:06:3B:FF:FF:FE
116#define CONFIG_ETH2ADDR 00:06:3B:FF:FF:FD
117#define CONFIG_IPADDR 192.168.1.81
118#define CONFIG_IPADDR1 192.168.1.82
119#define CONFIG_IPADDR2 192.168.1.83
120#define CONFIG_SERVERIP 192.168.1.80
121#define CONFIG_GATEWAYIP 102.168.1.1
122#define CONFIG_NETMASK 255.255.255.0
123#define CONFIG_ETHPRIME "eTSEC1"
124
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400125#define CONFIG_SYS_L2_SIZE (256 << 10)
126
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400127#endif
128
129#ifdef CONFIG_SDCARD
130#define CONFIG_RAMBOOT_SDCARD
131#define CONFIG_SYS_RAMBOOT
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400132#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
133#endif
134
135#ifdef CONFIG_SPIFLASH
136#define CONFIG_RAMBOOT_SPIFLASH
137#define CONFIG_SYS_RAMBOOT
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400138#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
139#endif
140
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400141#define CONFIG_SYS_TEXT_BASE_NOR 0xeff80000
142
143#ifndef CONFIG_RESET_VECTOR_ADDRESS
144#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
145#endif
146
147#ifndef CONFIG_SYS_MONITOR_BASE
148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
149#endif
150
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400151#define CONFIG_ENV_OVERWRITE
152
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400153#define CONFIG_SYS_SATA_MAX_DEVICE 2
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400154#define CONFIG_LBA48
155
156#define CONFIG_SYS_CLK_FREQ 66666666
157#define CONFIG_DDR_CLK_FREQ 66666666
158
159#define CONFIG_HWCONFIG
160
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400161/*
162 * These can be toggled for performance analysis, otherwise use default.
163 */
164#define CONFIG_L2_CACHE
165#define CONFIG_BTB
166
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400167#define CONFIG_ENABLE_36BIT_PHYS
168
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400169#define CONFIG_SYS_CCSRBAR 0xffe00000
170#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
171
172/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
173 SPL code*/
174#ifdef CONFIG_SPL_BUILD
175#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
176#endif
177
178/* DDR Setup */
179#define CONFIG_DDR_ECC_ENABLE
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400180#ifndef CONFIG_DDR_ECC_ENABLE
181#define CONFIG_SYS_DDR_RAW_TIMING
182#define CONFIG_DDR_SPD
183#endif
184#define CONFIG_SYS_SPD_BUS_NUM 1
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400185
186#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
187#define CONFIG_CHIP_SELECTS_PER_CTRL 1
188#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
189#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
190#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
191
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400192#define CONFIG_DIMM_SLOTS_PER_CTLR 1
193
194/* Default settings for DDR3 */
195#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
196#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
197#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
198#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
199#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
200#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
201
202#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
203#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
204#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
205#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
206
207#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
208#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
209#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
210#define CONFIG_SYS_DDR_RCW_1 0x00000000
211#define CONFIG_SYS_DDR_RCW_2 0x00000000
212#ifdef CONFIG_DDR_ECC_ENABLE
213#define CONFIG_SYS_DDR_CONTROL 0xE70C0000 /* Type = DDR3 & ECC */
214#else
215#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
216#endif
217#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
218#define CONFIG_SYS_DDR_TIMING_4 0x00220001
219#define CONFIG_SYS_DDR_TIMING_5 0x03402400
220
221#define CONFIG_SYS_DDR_TIMING_3 0x00020000
222#define CONFIG_SYS_DDR_TIMING_0 0x00330004
223#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
224#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
225#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
226#define CONFIG_SYS_DDR_MODE_1 0x40461520
227#define CONFIG_SYS_DDR_MODE_2 0x8000c000
228#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
229
230#undef CONFIG_CLOCKS_IN_MHZ
231
232/*
233 * Memory map
234 *
235 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
236 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1G non-cacheable(PCIe * 2)
237 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
238 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 256K cacheable
239 * (early boot only)
240 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
241 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
242 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
243 */
244
245/*
246 * Local Bus Definitions
247 */
248#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
249#define CONFIG_SYS_FLASH_BASE 0xec000000
250
251#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
252
253#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
254 | BR_PS_16 | BR_V)
255
256#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
257
258#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
259#define CONFIG_SYS_FLASH_QUIET_TEST
260#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
261
262#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
263
264#undef CONFIG_SYS_FLASH_CHECKSUM
265#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
266#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
267
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400268#define CONFIG_SYS_FLASH_EMPTY_INFO
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400269
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400270#define CONFIG_SYS_INIT_RAM_LOCK
271#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
272/* Initial L1 address */
273#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
274#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
275#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
276/* Size of used area in RAM */
277#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
278
279#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
280 GENERATED_GBL_DATA_SIZE)
281#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
282
283#define CONFIG_SYS_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Mon */
284#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
285
286#define CONFIG_SYS_PMC_BASE 0xff980000
287#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
288#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
289 BR_PS_8 | BR_V)
290#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
291 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
292 OR_GPCM_EAD)
293
294#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
295#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
296#ifdef CONFIG_NAND_FSL_ELBC
297#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
298#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
299#endif
300
301/* Serial Port - controlled on board with jumper J8
302 * open - index 2
303 * shorted - index 1
304 */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400305#undef CONFIG_SERIAL_SOFTWARE_FIFO
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400306#define CONFIG_SYS_NS16550_SERIAL
307#define CONFIG_SYS_NS16550_REG_SIZE 1
308#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
309#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
310#define CONFIG_NS16550_MIN_FUNCTIONS
311#endif
312
313#define CONFIG_SYS_BAUDRATE_TABLE \
314 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
315
316#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
317#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
318
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400319/* I2C */
320#define CONFIG_SYS_I2C
321#define CONFIG_SYS_I2C_FSL
322#define CONFIG_SYS_FSL_I2C_SPEED 400000
323#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
324#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
325#define CONFIG_SYS_FSL_I2C2_SPEED 400000
326#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
327#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
328#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
329#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
330
331#define CONFIG_RTC_DS1337
Chris Packham2d3ac512017-05-30 12:03:33 +1200332#define CONFIG_RTC_DS1337_NOOSC
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400333#define CONFIG_SYS_I2C_RTC_ADDR 0x68
334#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
335#define CONFIG_SYS_I2C_NCT72_ADDR 0x4C
336#define CONFIG_SYS_I2C_IDT6V49205B 0x69
337
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400338#if defined(CONFIG_PCI)
339/*
340 * General PCI
341 * Memory space is mapped 1-1, but I/O space must start from 0.
342 */
343
344/* controller 2, direct to uli, tgtid 2, Base address 9000 */
345#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT CON9"
346#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
347#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
348#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
349#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
350#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
351#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
352#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
353#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
354
355/* controller 1, Slot 2, tgtid 1, Base address a000 */
356#define CONFIG_SYS_PCIE1_NAME "PCIe SLOT CON10"
357#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
358#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
359#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
360#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
361#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
362#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
363#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
364#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
365
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400366#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400367#endif /* CONFIG_PCI */
368
369/*
370 * Environment
371 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500372#if !defined(CONFIG_ENV_FIT_UCBOOT) && defined(CONFIG_RAMBOOT_SDCARD)
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400373#define CONFIG_FSL_FIXED_MMC_LOCATION
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400374#define CONFIG_SYS_MMC_ENV_DEV 0
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400375#endif
376
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400377#define CONFIG_LOADS_ECHO /* echo on for serial download */
378#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
379
380/*
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400381 * USB
382 */
383#define CONFIG_HAS_FSL_DR_USB
384
385#if defined(CONFIG_HAS_FSL_DR_USB)
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400386#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
387
Tom Riniceed5d22017-05-12 22:33:27 -0400388#ifdef CONFIG_USB_EHCI_HCD
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400389#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
390#define CONFIG_USB_EHCI_FSL
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400391#endif
392#endif
393
394#undef CONFIG_WATCHDOG /* watchdog disabled */
395
396#ifdef CONFIG_MMC
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400397#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400398#endif
399
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400400/* Misc Extra Settings */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400401#undef CONFIG_WATCHDOG /* watchdog disabled */
402
403/*
404 * Miscellaneous configurable options
405 */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400406#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400407#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */
408
409/*
410 * For booting Linux, the board info and command line data
411 * have to be in the first 64 MB of memory, since this is
412 * the maximum mapped by the Linux kernel during initialization.
413 */
414#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
415#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
416
417#if defined(CONFIG_CMD_KGDB)
418#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
419#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
420#endif
421
422/*
423 * Environment Configuration
424 */
425
426#if defined(CONFIG_TSEC_ENET)
427
Alexandru Gagniuc05572632017-07-07 11:36:58 -0700428#if defined(CONFIG_UCP1020_REV_1_2) || defined(CONFIG_UCP1020_REV_1_3)
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400429#else
430#error "UCP1020 module revision is not defined !!!"
431#endif
432
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400433#define CONFIG_BOOTP_SERVERIP
434
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400435#define CONFIG_TSEC1_NAME "eTSEC1"
436#define CONFIG_TSEC2_NAME "eTSEC2"
437#define CONFIG_TSEC3_NAME "eTSEC3"
438
439#define TSEC1_PHY_ADDR 4
440#define TSEC2_PHY_ADDR 0
441#define TSEC2_PHY_ADDR_SGMII 0x00
442#define TSEC3_PHY_ADDR 6
443
444#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
445#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
446#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
447
448#define TSEC1_PHYIDX 0
449#define TSEC2_PHYIDX 0
450#define TSEC3_PHYIDX 0
451
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400452#endif
453
Mario Six790d8442018-03-28 14:38:20 +0200454#define CONFIG_HOSTNAME "UCP1020"
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400455#define CONFIG_ROOTPATH "/opt/nfsroot"
456#define CONFIG_BOOTFILE "uImage"
457#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
458
459/* default location for tftp and bootm */
460#define CONFIG_LOADADDR 1000000
461
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400462#if defined(CONFIG_DONGLE)
463
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400464#define CONFIG_EXTRA_ENV_SETTINGS \
465"bootcmd=run prog_spi_mbrbootcramfs\0" \
466"bootfile=uImage\0" \
467"consoledev=ttyS0\0" \
468"cramfsfile=image.cramfs\0" \
469"dtbaddr=0x00c00000\0" \
470"dtbfile=image.dtb\0" \
471"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
472"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
473"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
474"fileaddr=0x01000000\0" \
475"filesize=0x00080000\0" \
476"flashmbr=sf probe 0; " \
477 "tftp $loadaddr $mbr; " \
478 "sf erase $mbr_offset +$filesize; " \
479 "sf write $loadaddr $mbr_offset $filesize\0" \
480"flashrecovery=tftp $recoveryaddr $cramfsfile; " \
481 "protect off $nor_recoveryaddr +$filesize; " \
482 "erase $nor_recoveryaddr +$filesize; " \
483 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
484 "protect on $nor_recoveryaddr +$filesize\0 " \
485"flashuboot=tftp $ubootaddr $ubootfile; " \
486 "protect off $nor_ubootaddr +$filesize; " \
487 "erase $nor_ubootaddr +$filesize; " \
488 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
489 "protect on $nor_ubootaddr +$filesize\0 " \
490"flashworking=tftp $workingaddr $cramfsfile; " \
491 "protect off $nor_workingaddr +$filesize; " \
492 "erase $nor_workingaddr +$filesize; " \
493 "cp.b $workingaddr $nor_workingaddr $filesize; " \
494 "protect on $nor_workingaddr +$filesize\0 " \
495"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
496"kerneladdr=0x01100000\0" \
497"kernelfile=uImage\0" \
498"loadaddr=0x01000000\0" \
499"mbr=uCP1020d.mbr\0" \
500"mbr_offset=0x00000000\0" \
501"mmbr=uCP1020Quiet.mbr\0" \
502"mmcpart=0:2\0" \
503"mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
504 "mmc erase 1 1; " \
505 "mmc write $loadaddr 1 1\0" \
506"mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; " \
507 "mmc erase 0x40 0x400; " \
508 "mmc write $loadaddr 0x40 0x400\0" \
509"netdev=eth0\0" \
510"nor_recoveryaddr=0xEC0A0000\0" \
511"nor_ubootaddr=0xEFF80000\0" \
512"nor_workingaddr=0xECFA0000\0" \
513"norbootrecovery=setenv bootargs $recoverybootargs" \
514 " console=$consoledev,$baudrate $othbootargs; " \
515 "run norloadrecovery; " \
516 "bootm $kerneladdr - $dtbaddr\0" \
517"norbootworking=setenv bootargs $workingbootargs" \
518 " console=$consoledev,$baudrate $othbootargs; " \
519 "run norloadworking; " \
520 "bootm $kerneladdr - $dtbaddr\0" \
521"norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
522 "setenv cramfsaddr $nor_recoveryaddr; " \
523 "cramfsload $dtbaddr $dtbfile; " \
524 "cramfsload $kerneladdr $kernelfile\0" \
525"norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
526 "setenv cramfsaddr $nor_workingaddr; " \
527 "cramfsload $dtbaddr $dtbfile; " \
528 "cramfsload $kerneladdr $kernelfile\0" \
529"prog_spi_mbr=run spi__mbr\0" \
530"prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0" \
531"prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
532 "run spi__cramfs\0" \
533"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
534 " console=$consoledev,$baudrate $othbootargs; " \
535 "tftp $rootfsaddr $rootfsfile; " \
536 "tftp $loadaddr $kernelfile; " \
537 "tftp $dtbaddr $dtbfile; " \
538 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
539"ramdisk_size=120000\0" \
540"ramdiskfile=rootfs.ext2.gz.uboot\0" \
541"recoveryaddr=0x02F00000\0" \
542"recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
543"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
544 "mw.l 0xffe0f008 0x00400000\0" \
545"rootfsaddr=0x02F00000\0" \
546"rootfsfile=rootfs.ext2.gz.uboot\0" \
547"rootpath=/opt/nfsroot\0" \
548"spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
549 "protect off 0xeC000000 +$filesize; " \
550 "erase 0xEC000000 +$filesize; " \
551 "cp.b $loadaddr 0xEC000000 $filesize; " \
552 "cmp.b $loadaddr 0xEC000000 $filesize; " \
553 "protect on 0xeC000000 +$filesize\0" \
554"spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
555 "protect off 0xeFF80000 +$filesize; " \
556 "erase 0xEFF80000 +$filesize; " \
557 "cp.b $loadaddr 0xEFF80000 $filesize; " \
558 "cmp.b $loadaddr 0xEFF80000 $filesize; " \
559 "protect on 0xeFF80000 +$filesize\0" \
560"spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; " \
561 "sf probe 0; sf erase 0x8000 +$filesize; " \
562 "sf write $loadaddr 0x8000 $filesize\0" \
563"spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; " \
564 "protect off 0xec0a0000 +$filesize; " \
565 "erase 0xeC0A0000 +$filesize; " \
566 "cp.b $loadaddr 0xeC0A0000 $filesize; " \
567 "protect on 0xec0a0000 +$filesize\0" \
568"spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
569 "sf probe 1; sf erase 0 +$filesize; " \
570 "sf write $loadaddr 0 $filesize\0" \
571"spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
572 "sf probe 0; sf erase 0 +$filesize; " \
573 "sf write $loadaddr 0 $filesize\0" \
574"tftpflash=tftpboot $loadaddr $uboot; " \
575 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
576 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
577 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
578 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
579 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
580"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
581"ubootaddr=0x01000000\0" \
582"ubootfile=u-boot.bin\0" \
583"ubootd=u-boot4dongle.bin\0" \
584"upgrade=run flashworking\0" \
585"usb_phy_type=ulpi\0 " \
586"workingaddr=0x02F00000\0" \
587"workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
588
589#else
590
591#if defined(CONFIG_UCP1020T1)
592
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400593#define CONFIG_EXTRA_ENV_SETTINGS \
594"bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0" \
595"bootfile=uImage\0" \
596"consoledev=ttyS0\0" \
597"cramfsfile=image.cramfs\0" \
598"dtbaddr=0x00c00000\0" \
599"dtbfile=image.dtb\0" \
600"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
601"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
602"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
603"fileaddr=0x01000000\0" \
604"filesize=0x00080000\0" \
605"flashmbr=sf probe 0; " \
606 "tftp $loadaddr $mbr; " \
607 "sf erase $mbr_offset +$filesize; " \
608 "sf write $loadaddr $mbr_offset $filesize\0" \
609"flashrecovery=tftp $recoveryaddr $cramfsfile; " \
610 "protect off $nor_recoveryaddr +$filesize; " \
611 "erase $nor_recoveryaddr +$filesize; " \
612 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
613 "protect on $nor_recoveryaddr +$filesize\0 " \
614"flashuboot=tftp $ubootaddr $ubootfile; " \
615 "protect off $nor_ubootaddr +$filesize; " \
616 "erase $nor_ubootaddr +$filesize; " \
617 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
618 "protect on $nor_ubootaddr +$filesize\0 " \
619"flashworking=tftp $workingaddr $cramfsfile; " \
620 "protect off $nor_workingaddr +$filesize; " \
621 "erase $nor_workingaddr +$filesize; " \
622 "cp.b $workingaddr $nor_workingaddr $filesize; " \
623 "protect on $nor_workingaddr +$filesize\0 " \
624"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
625"kerneladdr=0x01100000\0" \
626"kernelfile=uImage\0" \
627"loadaddr=0x01000000\0" \
628"mbr=uCP1020.mbr\0" \
629"mbr_offset=0x00000000\0" \
630"netdev=eth0\0" \
631"nor_recoveryaddr=0xEC0A0000\0" \
632"nor_ubootaddr=0xEFF80000\0" \
633"nor_workingaddr=0xECFA0000\0" \
634"norbootrecovery=setenv bootargs $recoverybootargs" \
635 " console=$consoledev,$baudrate $othbootargs; " \
636 "run norloadrecovery; " \
637 "bootm $kerneladdr - $dtbaddr\0" \
638"norbootworking=setenv bootargs $workingbootargs" \
639 " console=$consoledev,$baudrate $othbootargs; " \
640 "run norloadworking; " \
641 "bootm $kerneladdr - $dtbaddr\0" \
642"norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
643 "setenv cramfsaddr $nor_recoveryaddr; " \
644 "cramfsload $dtbaddr $dtbfile; " \
645 "cramfsload $kerneladdr $kernelfile\0" \
646"norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
647 "setenv cramfsaddr $nor_workingaddr; " \
648 "cramfsload $dtbaddr $dtbfile; " \
649 "cramfsload $kerneladdr $kernelfile\0" \
650"othbootargs=quiet\0" \
651"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
652 " console=$consoledev,$baudrate $othbootargs; " \
653 "tftp $rootfsaddr $rootfsfile; " \
654 "tftp $loadaddr $kernelfile; " \
655 "tftp $dtbaddr $dtbfile; " \
656 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
657"ramdisk_size=120000\0" \
658"ramdiskfile=rootfs.ext2.gz.uboot\0" \
659"recoveryaddr=0x02F00000\0" \
660"recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
661"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
662 "mw.l 0xffe0f008 0x00400000\0" \
663"rootfsaddr=0x02F00000\0" \
664"rootfsfile=rootfs.ext2.gz.uboot\0" \
665"rootpath=/opt/nfsroot\0" \
666"silent=1\0" \
667"tftpflash=tftpboot $loadaddr $uboot; " \
668 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
669 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
670 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
671 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
672 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
673"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
674"ubootaddr=0x01000000\0" \
675"ubootfile=u-boot.bin\0" \
676"upgrade=run flashworking\0" \
677"workingaddr=0x02F00000\0" \
678"workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
679
680#else /* For Arcturus Modules */
681
Oleksandr G Zhadan19ac6882015-04-29 16:57:39 -0400682#define CONFIG_EXTRA_ENV_SETTINGS \
683"bootcmd=run norkernel\0" \
684"bootfile=uImage\0" \
685"consoledev=ttyS0\0" \
686"dtbaddr=0x00c00000\0" \
687"dtbfile=image.dtb\0" \
688"ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
689"eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
690"eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
691"fileaddr=0x01000000\0" \
692"filesize=0x00080000\0" \
693"flashmbr=sf probe 0; " \
694 "tftp $loadaddr $mbr; " \
695 "sf erase $mbr_offset +$filesize; " \
696 "sf write $loadaddr $mbr_offset $filesize\0" \
697"flashuboot=tftp $loadaddr $ubootfile; " \
698 "protect off $nor_ubootaddr0 +$filesize; " \
699 "erase $nor_ubootaddr0 +$filesize; " \
700 "cp.b $loadaddr $nor_ubootaddr0 $filesize; " \
701 "protect on $nor_ubootaddr0 +$filesize; " \
702 "protect off $nor_ubootaddr1 +$filesize; " \
703 "erase $nor_ubootaddr1 +$filesize; " \
704 "cp.b $loadaddr $nor_ubootaddr1 $filesize; " \
705 "protect on $nor_ubootaddr1 +$filesize\0 " \
706"format0=protect off $part0base +$part0size; " \
707 "erase $part0base +$part0size\0" \
708"format1=protect off $part1base +$part1size; " \
709 "erase $part1base +$part1size\0" \
710"format2=protect off $part2base +$part2size; " \
711 "erase $part2base +$part2size\0" \
712"format3=protect off $part3base +$part3size; " \
713 "erase $part3base +$part3size\0" \
714"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
715"kerneladdr=0x01100000\0" \
716"kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0" \
717"kernelfile=uImage\0" \
718"loadaddr=0x01000000\0" \
719"mbr=uCP1020.mbr\0" \
720"mbr_offset=0x00000000\0" \
721"netdev=eth0\0" \
722"nor_ubootaddr0=0xEC000000\0" \
723"nor_ubootaddr1=0xEFF80000\0" \
724"norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
725 "run norkernelload; " \
726 "bootm $kerneladdr - $dtbaddr\0" \
727"norkernelload=mw.l $kerneladdr 0x0 0x00a00000; " \
728 "setenv cramfsaddr $part0base; " \
729 "cramfsload $dtbaddr $dtbfile; " \
730 "cramfsload $kerneladdr $kernelfile\0" \
731"part0base=0xEC100000\0" \
732"part0size=0x00700000\0" \
733"part1base=0xEC800000\0" \
734"part1size=0x02000000\0" \
735"part2base=0xEE800000\0" \
736"part2size=0x00800000\0" \
737"part3base=0xEF000000\0" \
738"part3size=0x00F80000\0" \
739"partENVbase=0xEC080000\0" \
740"partENVsize=0x00080000\0" \
741"program0=tftp part0-000000.bin; " \
742 "protect off $part0base +$filesize; " \
743 "erase $part0base +$filesize; " \
744 "cp.b $loadaddr $part0base $filesize; " \
745 "echo Verifying...; " \
746 "cmp.b $loadaddr $part0base $filesize\0" \
747"program1=tftp part1-000000.bin; " \
748 "protect off $part1base +$filesize; " \
749 "erase $part1base +$filesize; " \
750 "cp.b $loadaddr $part1base $filesize; " \
751 "echo Verifying...; " \
752 "cmp.b $loadaddr $part1base $filesize\0" \
753"program2=tftp part2-000000.bin; " \
754 "protect off $part2base +$filesize; " \
755 "erase $part2base +$filesize; " \
756 "cp.b $loadaddr $part2base $filesize; " \
757 "echo Verifying...; " \
758 "cmp.b $loadaddr $part2base $filesize\0" \
759"ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
760 " console=$consoledev,$baudrate $othbootargs; " \
761 "tftp $rootfsaddr $rootfsfile; " \
762 "tftp $loadaddr $kernelfile; " \
763 "tftp $dtbaddr $dtbfile; " \
764 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
765"ramdisk_size=120000\0" \
766"ramdiskfile=rootfs.ext2.gz.uboot\0" \
767"releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
768 "mw.l 0xffe0f008 0x00400000\0" \
769"rootfsaddr=0x02F00000\0" \
770"rootfsfile=rootfs.ext2.gz.uboot\0" \
771"rootpath=/opt/nfsroot\0" \
772"spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
773 "sf probe 0; sf erase 0 +$filesize; " \
774 "sf write $loadaddr 0 $filesize\0" \
775"spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
776 "protect off 0xeC000000 +$filesize; " \
777 "erase 0xEC000000 +$filesize; " \
778 "cp.b $loadaddr 0xEC000000 $filesize; " \
779 "cmp.b $loadaddr 0xEC000000 $filesize; " \
780 "protect on 0xeC000000 +$filesize\0" \
781"tftpflash=tftpboot $loadaddr $uboot; " \
782 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
783 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
784 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
785 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
786 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
787"uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
788"ubootfile=u-boot.bin\0" \
789"upgrade=run flashuboot\0" \
790"usb_phy_type=ulpi\0 " \
791"boot_nfs= " \
792 "setenv bootargs root=/dev/nfs rw " \
793 "nfsroot=$serverip:$rootpath " \
794 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
795 "console=$consoledev,$baudrate $othbootargs;" \
796 "tftp $loadaddr $bootfile;" \
797 "tftp $fdtaddr $fdtfile;" \
798 "bootm $loadaddr - $fdtaddr\0" \
799"boot_hd = " \
800 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "usb start;" \
803 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
804 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
805 "bootm $loadaddr - $fdtaddr\0" \
806"boot_usb_fat = " \
807 "setenv bootargs root=/dev/ram rw " \
808 "console=$consoledev,$baudrate $othbootargs " \
809 "ramdisk_size=$ramdisk_size;" \
810 "usb start;" \
811 "fatload usb 0:2 $loadaddr $bootfile;" \
812 "fatload usb 0:2 $fdtaddr $fdtfile;" \
813 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
814 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
815"boot_usb_ext2 = " \
816 "setenv bootargs root=/dev/ram rw " \
817 "console=$consoledev,$baudrate $othbootargs " \
818 "ramdisk_size=$ramdisk_size;" \
819 "usb start;" \
820 "ext2load usb 0:4 $loadaddr $bootfile;" \
821 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
822 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
823 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
824"boot_nor = " \
825 "setenv bootargs root=/dev/$jffs2nor rw " \
826 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
827 "bootm $norbootaddr - $norfdtaddr\0 " \
828"boot_ram = " \
829 "setenv bootargs root=/dev/ram rw " \
830 "console=$consoledev,$baudrate $othbootargs " \
831 "ramdisk_size=$ramdisk_size;" \
832 "tftp $ramdiskaddr $ramdiskfile;" \
833 "tftp $loadaddr $bootfile;" \
834 "tftp $fdtaddr $fdtfile;" \
835 "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
836
837#endif
838#endif
839
840#endif /* __CONFIG_H */