blob: 2b761078bc783cf8fa9033e4b75a5a788c704a84 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Timur Tabi9b45b5a2010-06-14 15:28:24 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05004 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
5 * Timur Tabi <timur@freescale.com>
Timur Tabi9b45b5a2010-06-14 15:28:24 -05006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Simon Glassfb64e362020-05-10 11:40:09 -060011#include <linux/stringify.h>
12
Timur Tabi9b45b5a2010-06-14 15:28:24 -050013#include "../board/freescale/common/ics307_clk.h"
14
Matthew McClintockc4253e92012-05-18 06:04:17 +000015#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080016#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080018#define CONFIG_SPL_PAD_TO 0x20000
19#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053020#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080021#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
22#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080023#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080024#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangdfb2b152013-08-16 15:16:12 +080025#ifdef CONFIG_SPL_BUILD
26#define CONFIG_SPL_COMMON_INIT_DDR
27#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000028#endif
29
30#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080031#define CONFIG_SPL_SPI_FLASH_MINIMAL
32#define CONFIG_SPL_FLUSH_IMAGE
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080034#define CONFIG_SPL_PAD_TO 0x20000
35#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053036#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080037#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
38#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080039#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080040#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang9b155ca2013-08-16 15:16:14 +080041#ifdef CONFIG_SPL_BUILD
42#define CONFIG_SPL_COMMON_INIT_DDR
43#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000044#endif
45
Matthew McClintockcd99caa2013-02-18 10:02:19 +000046#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080047#define CONFIG_SYS_NAND_MAX_ECCPOS 56
48#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000049
Miquel Raynald0935362019-10-03 19:50:03 +020050#ifdef CONFIG_MTD_RAW_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080051#ifdef CONFIG_TPL_BUILD
Ying Zhang9c2e84f2013-08-16 15:16:16 +080052#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060053#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080054#define CONFIG_SPL_COMMON_INIT_DDR
55#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -050056#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhang9c2e84f2013-08-16 15:16:16 +080057#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053058#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080059#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
60#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
61#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
62#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000063#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000064#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080065#define CONFIG_SPL_MAX_SIZE 4096
66#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
67#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
68#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
69#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
70#endif
71#define CONFIG_SPL_PAD_TO 0x20000
72#define CONFIG_TPL_PAD_TO 0x20000
73#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000074#endif
75
Timur Tabi9b45b5a2010-06-14 15:28:24 -050076/* High Level Configuration Options */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050077
Kumar Galae727a362011-01-12 02:48:53 -060078#ifndef CONFIG_RESET_VECTOR_ADDRESS
79#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80#endif
81
Robert P. J. Daya8099812016-05-03 19:52:49 -040082#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
83#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
84#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050085#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050086#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
87
Timur Tabi9b45b5a2010-06-14 15:28:24 -050088#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -050089
90#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -050091#define CONFIG_ADDR_MAP
92#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +080093#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -050094
Timur Tabi9b45b5a2010-06-14 15:28:24 -050095#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
96#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
97#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
98
99/*
100 * These can be toggled for performance analysis, otherwise use default.
101 */
102#define CONFIG_L2_CACHE
103#define CONFIG_BTB
104
Timur Tabid8f341c2011-08-04 18:03:41 -0500105#define CONFIG_SYS_CCSRBAR 0xffe00000
106#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500107
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000108/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
109 SPL code*/
110#ifdef CONFIG_SPL_BUILD
111#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
112#endif
113
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500114/* DDR Setup */
115#define CONFIG_DDR_SPD
116#define CONFIG_VERY_BIG_RAM
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500117
118#ifdef CONFIG_DDR_ECC
119#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
120#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
121#endif
122
123#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
124#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
125
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500126#define CONFIG_DIMM_SLOTS_PER_CTLR 1
127#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
128
129/* I2C addresses of SPD EEPROMs */
130#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600131#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500132
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000133/* These are used when DDR doesn't use SPD. */
134#define CONFIG_SYS_SDRAM_SIZE 2048
135#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
136#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
137#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
138#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
139#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
140#define CONFIG_SYS_DDR_TIMING_3 0x00010000
141#define CONFIG_SYS_DDR_TIMING_0 0x40110104
142#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
143#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
144#define CONFIG_SYS_DDR_MODE_1 0x00441221
145#define CONFIG_SYS_DDR_MODE_2 0x00000000
146#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
147#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
148#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
149#define CONFIG_SYS_DDR_CONTROL 0xc7000008
150#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
151#define CONFIG_SYS_DDR_TIMING_4 0x00220001
152#define CONFIG_SYS_DDR_TIMING_5 0x02401400
153#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
154#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
155
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500156/*
157 * Memory map
158 *
159 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
160 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
161 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
162 *
163 * Localbus cacheable (TBD)
164 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
165 *
166 * Localbus non-cacheable
167 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
168 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000169 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500170 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
171 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
172 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
173 */
174
175/*
176 * Local Bus Definitions
177 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000178#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800179#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000180#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800181#else
182#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
183#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500184
185#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000186 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500187#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
188
Miquel Raynald0935362019-10-03 19:50:03 +0200189#ifdef CONFIG_MTD_RAW_NAND
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000190#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
191#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
192#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500193#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
194#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000195#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500196
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000197#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500198#define CONFIG_SYS_FLASH_QUIET_TEST
199#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
200
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000201#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500202#define CONFIG_SYS_MAX_FLASH_SECT 1024
203
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000204#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500205#ifdef CONFIG_TPL_BUILD
206#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
207#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000208#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
209#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200210#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000211#endif
212#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500213
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500214#define CONFIG_SYS_FLASH_EMPTY_INFO
215
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000216/* Nand Flash */
217#if defined(CONFIG_NAND_FSL_ELBC)
218#define CONFIG_SYS_NAND_BASE 0xff800000
219#ifdef CONFIG_PHYS_64BIT
220#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
221#else
222#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
223#endif
224
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800225#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000226#define CONFIG_SYS_MAX_NAND_DEVICE 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800227#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000228#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
229
230/* NAND flash config */
231#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
232 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
233 | BR_PS_8 /* Port Size = 8 bit */ \
234 | BR_MS_FCM /* MSEL = FCM */ \
235 | BR_V) /* valid */
236#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
237 | OR_FCM_PGS /* Large Page*/ \
238 | OR_FCM_CSCT \
239 | OR_FCM_CST \
240 | OR_FCM_CHT \
241 | OR_FCM_SCY_1 \
242 | OR_FCM_TRLX \
243 | OR_FCM_EHTR)
Miquel Raynald0935362019-10-03 19:50:03 +0200244#ifdef CONFIG_MTD_RAW_NAND
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000245#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
246#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
247#else
248#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
249#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
250#endif
251
252#endif /* CONFIG_NAND_FSL_ELBC */
253
Timur Tabi8848d472010-07-21 16:56:19 -0500254#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500255
256#define CONFIG_FSL_NGPIXIS
257#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800258#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500259#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800260#else
261#define PIXIS_BASE_PHYS PIXIS_BASE
262#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500263
264#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
265#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
266
267#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800268#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500269#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000270#define PIXIS_SPD 0x07
271#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800272#define PIXIS_ELBC_SPI_MASK 0xc0
273#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500274
275#define CONFIG_SYS_INIT_RAM_LOCK
276#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200277#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500278
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500279#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200280 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500281#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
282
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530283#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800284#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500285
286/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800287 * Config the L2 Cache as L2 SRAM
288*/
289#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800290#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800291#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
292#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
293#define CONFIG_SYS_L2_SIZE (256 << 10)
294#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
295#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800296#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang3587a832014-01-24 15:50:08 +0800297#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
298#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800299#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Miquel Raynald0935362019-10-03 19:50:03 +0200300#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800301#ifdef CONFIG_TPL_BUILD
302#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
303#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
304#define CONFIG_SYS_L2_SIZE (256 << 10)
305#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
306#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
307#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
308#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
309#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
310#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
311#else
312#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
313#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
314#define CONFIG_SYS_L2_SIZE (256 << 10)
315#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
316#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
317#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
318#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800319#endif
320#endif
321
322/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500323 * Serial Port
324 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500325#define CONFIG_SYS_NS16550_SERIAL
326#define CONFIG_SYS_NS16550_REG_SIZE 1
327#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800328#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000329#define CONFIG_NS16550_MIN_FUNCTIONS
330#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500331
332#define CONFIG_SYS_BAUDRATE_TABLE \
333 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
334
335#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
336#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
337
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500338/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500339
Timur Tabi209c0722010-09-24 01:25:53 +0200340#ifdef CONFIG_FSL_DIU_FB
341#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200342#define CONFIG_VIDEO_LOGO
343#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500344#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
345/*
346 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
347 * disable empty flash sector detection, which is I/O-intensive.
348 */
349#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500350#endif
351
Jiang Yutang6c698c02011-01-24 18:21:19 +0800352#ifdef CONFIG_ATI
353#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800354#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800355#define CONFIG_ATI_RADEON_FB
356#define CONFIG_VIDEO_LOGO
357#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800358#endif
359
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500360/* I2C */
Biwen Lib0939dd2020-05-01 20:04:01 +0800361#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200362#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200363#define CONFIG_SYS_FSL_I2C_SPEED 400000
364#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
365#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
366#define CONFIG_SYS_FSL_I2C2_SPEED 400000
367#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
368#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500369#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Biwen Lib0939dd2020-05-01 20:04:01 +0800370#endif
371#define CONFIG_SYS_I2C_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500372
373/*
374 * I2C2 EEPROM
375 */
376#define CONFIG_ID_EEPROM
377#define CONFIG_SYS_I2C_EEPROM_NXID
378#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
379#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
380#define CONFIG_SYS_EEPROM_BUS_NUM 1
381
Jiang Yutang382e3572011-02-24 16:11:56 +0800382/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500383 * General PCI
384 * Memory space is mapped 1-1, but I/O space must start from 0.
385 */
386
387/* controller 1, Slot 2, tgtid 1, Base address a000 */
388#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800389#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500390#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
391#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800392#else
393#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
394#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
395#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500396#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
397#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
398#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800399#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500400#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800401#else
402#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
403#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500404#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
405
406/* controller 2, direct to uli, tgtid 2, Base address 9000 */
407#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800408#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500409#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
410#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800411#else
412#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
413#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
414#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500415#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
416#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
417#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800418#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500419#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800420#else
421#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
422#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500423#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
424
425/* controller 3, Slot 1, tgtid 3, Base address b000 */
426#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800427#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500428#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
429#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800430#else
431#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
432#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
433#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500434#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
435#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
436#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800437#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500438#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800439#else
440#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
441#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500442#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
443
444#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000445#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500446#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
447#endif
448
449/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000450#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500451
452#define CONFIG_SYS_SATA_MAX_DEVICE 2
453#define CONFIG_SATA1
454#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
455#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
456#define CONFIG_SATA2
457#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
458#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
459
460#ifdef CONFIG_FSL_SATA
461#define CONFIG_LBA48
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500462#endif
463
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500464#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500465#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
466#endif
467
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500468#ifdef CONFIG_TSEC_ENET
469
470#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500471
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500472#define CONFIG_TSEC1 1
473#define CONFIG_TSEC1_NAME "eTSEC1"
474#define CONFIG_TSEC2 1
475#define CONFIG_TSEC2_NAME "eTSEC2"
476
477#define TSEC1_PHY_ADDR 1
478#define TSEC2_PHY_ADDR 2
479
480#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
481#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
482
483#define TSEC1_PHYIDX 0
484#define TSEC2_PHYIDX 0
485
486#define CONFIG_ETHPRIME "eTSEC1"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500487#endif
488
489/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800490 * Dynamic MTD Partition support with mtdparts
491 */
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800492
493/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500494 * Environment
495 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500496#if defined(CONFIG_SDCARD)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800497#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000498#define CONFIG_SYS_MMC_ENV_DEV 0
Miquel Raynald0935362019-10-03 19:50:03 +0200499#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800500#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500501#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800502#endif
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000503#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500504#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000505#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500506
507#define CONFIG_LOADS_ECHO
508#define CONFIG_SYS_LOADS_BAUD_CHANGE
509
510/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500511 * USB
512 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000513#define CONFIG_HAS_FSL_DR_USB
514#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400515#ifdef CONFIG_USB_EHCI_HCD
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500516#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
517#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500518#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000519#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500520
521/*
522 * Miscellaneous configurable options
523 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500524#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500525
526/*
527 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500528 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500529 * the maximum mapped by the Linux kernel during initialization.
530 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500531#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
532#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500533
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500534#ifdef CONFIG_CMD_KGDB
535#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500536#endif
537
538/*
539 * Environment Configuration
540 */
541
Mario Six790d8442018-03-28 14:38:20 +0200542#define CONFIG_HOSTNAME "p1022ds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000543#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000544#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500545#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
546
547#define CONFIG_LOADADDR 1000000
548
Timur Tabi1a70b232012-05-04 12:21:29 +0000549#define CONFIG_EXTRA_ENV_SETTINGS \
550 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200551 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
552 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000553 "tftpflash=tftpboot $loadaddr $uboot && " \
554 "protect off $ubootaddr +$filesize && " \
555 "erase $ubootaddr +$filesize && " \
556 "cp.b $loadaddr $ubootaddr $filesize && " \
557 "protect on $ubootaddr +$filesize && " \
558 "cmp.b $loadaddr $ubootaddr $filesize\0" \
559 "consoledev=ttyS0\0" \
560 "ramdiskaddr=2000000\0" \
561 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500562 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000563 "fdtfile=p1022ds.dtb\0" \
564 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500565 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500566
567#define CONFIG_HDBOOT \
568 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000569 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500570 "tftp $loadaddr $bootfile;" \
571 "tftp $fdtaddr $fdtfile;" \
572 "bootm $loadaddr - $fdtaddr"
573
574#define CONFIG_NFSBOOTCOMMAND \
575 "setenv bootargs root=/dev/nfs rw " \
576 "nfsroot=$serverip:$rootpath " \
577 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000578 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500579 "tftp $loadaddr $bootfile;" \
580 "tftp $fdtaddr $fdtfile;" \
581 "bootm $loadaddr - $fdtaddr"
582
583#define CONFIG_RAMBOOTCOMMAND \
584 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000585 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500586 "tftp $ramdiskaddr $ramdiskfile;" \
587 "tftp $loadaddr $bootfile;" \
588 "tftp $fdtaddr $fdtfile;" \
589 "bootm $loadaddr $ramdiskaddr $fdtaddr"
590
591#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
592
593#endif