blob: 08a3c1cc80e00c6784000dc88ea1f4a0ff841b83 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese073efd72015-04-25 06:29:56 +02002/*
3 * Copyright (C) 2015 Stefan Roese <sr@denx.de>
Stefan Roese073efd72015-04-25 06:29:56 +02004 */
5
6#include <common.h>
7#include <i2c.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Stefan Roese073efd72015-04-25 06:29:56 +02009#include <miiphy.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Stefan Roesec22b7012015-08-11 12:50:58 +020011#include <netdev.h>
Stefan Roese073efd72015-04-25 06:29:56 +020012#include <asm/io.h>
13#include <asm/arch/cpu.h>
14#include <asm/arch/soc.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060015#include <linux/bitops.h>
Stefan Roese073efd72015-04-25 06:29:56 +020016
Chris Packham1a07d212018-05-10 13:28:29 +120017#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
Kevin Smith0277a6b2015-10-23 17:53:19 +000018#include <../serdes/a38x/high_speed_env_spec.h>
Stefan Roese5caab192015-03-25 13:35:15 +010019
Stefan Roese073efd72015-04-25 06:29:56 +020020DECLARE_GLOBAL_DATA_PTR;
21
Stefan Roese073efd72015-04-25 06:29:56 +020022/*
23 * Those values and defines are taken from the Marvell U-Boot version
24 * "u-boot-2013.01-2014_T3.0"
25 */
26#define DB_GP_88F68XX_GPP_OUT_ENA_LOW \
27 (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
28 BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
29 BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
30#define DB_GP_88F68XX_GPP_OUT_ENA_MID \
31 (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
32 BIT(16) | BIT(17) | BIT(18)))
33
34#define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0
35#define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x0
36#define DB_GP_88F68XX_GPP_POL_LOW 0x0
37#define DB_GP_88F68XX_GPP_POL_MID 0x0
38
39/* IO expander on Marvell GP board includes e.g. fan enabling */
40struct marvell_io_exp {
41 u8 chip;
42 u8 addr;
43 u8 val;
44};
45
46static struct marvell_io_exp io_exp[] = {
47 { 0x20, 6, 0x20 }, /* Configuration registers: Bit on --> Input bits */
48 { 0x20, 7, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
49 { 0x20, 2, 0x1D }, /* Output Data, register#0 */
50 { 0x20, 3, 0x18 }, /* Output Data, register#1 */
51 { 0x21, 6, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
52 { 0x21, 7, 0x31 }, /* Configuration registers: Bit on --> Input bits */
53 { 0x21, 2, 0x08 }, /* Output Data, register#0 */
54 { 0x21, 3, 0xC0 } /* Output Data, register#1 */
55};
56
Kevin Smith0277a6b2015-10-23 17:53:19 +000057static struct serdes_map board_serdes_map[] = {
58 {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
59 {SATA0, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
60 {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
61 {SATA3, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
62 {SATA2, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
63 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}
64};
65
Kevin Smith6406d432015-10-23 17:53:19 +000066int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
Kevin Smith0277a6b2015-10-23 17:53:19 +000067{
Kevin Smith6406d432015-10-23 17:53:19 +000068 *serdes_map_array = board_serdes_map;
69 *count = ARRAY_SIZE(board_serdes_map);
Kevin Smith0277a6b2015-10-23 17:53:19 +000070 return 0;
71}
72
Stefan Roese5caab192015-03-25 13:35:15 +010073/*
74 * Define the DDR layout / topology here in the board file. This will
75 * be used by the DDR3 init code in the SPL U-Boot version to configure
76 * the DDR3 controller.
77 */
Chris Packham1a07d212018-05-10 13:28:29 +120078static struct mv_ddr_topology_map board_topology_map = {
79 DEBUG_LEVEL_ERROR,
Stefan Roese5caab192015-03-25 13:35:15 +010080 0x1, /* active interfaces */
81 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
82 { { { {0x1, 0, 0, 0},
83 {0x1, 0, 0, 0},
84 {0x1, 0, 0, 0},
85 {0x1, 0, 0, 0},
86 {0x1, 0, 0, 0} },
87 SPEED_BIN_DDR_1866L, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +120088 MV_DDR_DEV_WIDTH_8BIT, /* memory_width */
89 MV_DDR_DIE_CAP_4GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +130090 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +130091 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +120092 MV_DDR_TEMP_LOW, /* temperature */
93 MV_DDR_TIM_DEFAULT} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +120094 BUS_MASK_32BIT, /* Busses mask */
95 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
96 { {0} }, /* raw spd data */
97 {0} /* timing parameters */
Stefan Roese5caab192015-03-25 13:35:15 +010098};
99
Chris Packham1a07d212018-05-10 13:28:29 +1200100struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
Stefan Roese5caab192015-03-25 13:35:15 +0100101{
102 /* Return the board topology as defined in the board code */
103 return &board_topology_map;
104}
105
Stefan Roese073efd72015-04-25 06:29:56 +0200106int board_early_init_f(void)
107{
108 /* Configure MPP */
109 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
110 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
111 writel(0x11244011, MVEBU_MPP_BASE + 0x08);
112 writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
113 writel(0x22200002, MVEBU_MPP_BASE + 0x10);
114 writel(0x30042022, MVEBU_MPP_BASE + 0x14);
115 writel(0x55550555, MVEBU_MPP_BASE + 0x18);
116 writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
117
118 /* Set GPP Out value */
119 writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
120 writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
121
122 /* Set GPP Polarity */
123 writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
124 writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
125
126 /* Set GPP Out Enable */
127 writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
128 writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
129
130 return 0;
131}
132
133int board_init(void)
134{
135 int i;
136
137 /* adress of boot parameters */
138 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
139
140 /* Init I2C IO expanders */
141 for (i = 0; i < ARRAY_SIZE(io_exp); i++)
142 i2c_write(io_exp[i].chip, io_exp[i].addr, 1, &io_exp[i].val, 1);
143
144 return 0;
145}
146
147int checkboard(void)
148{
149 puts("Board: Marvell DB-88F6820-GP\n");
150
151 return 0;
152}
Stefan Roesec22b7012015-08-11 12:50:58 +0200153
154int board_eth_init(bd_t *bis)
155{
156 cpu_eth_init(bis); /* Built in controller(s) come first */
157 return pci_eth_init(bis);
158}