blob: 559e3759deff0d9f5473498cd28b27b96cf7eacf [file] [log] [blame]
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04001/*
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +00002 * Common configuration settings for IGEP technology based boards
3 *
4 * (C) Copyright 2012
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04005 * ISEE 2007 SL, <www.iseebcn.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +000023#ifndef __IGEP00X0_H
24#define __IGEP00X0_H
25
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040026#include <asm/sizes.h>
27
28/*
29 * High Level Configuration Options
30 */
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040031#define CONFIG_OMAP 1 /* in a TI OMAP core */
32#define CONFIG_OMAP34XX 1 /* which is a 34XX */
Marek Vasutaede1882012-07-21 05:02:23 +000033#define CONFIG_OMAP_GPIO
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040034
35#define CONFIG_SDRC /* The chip has SDRC controller */
36
37#include <asm/arch/cpu.h>
38#include <asm/arch/omap3.h>
Enric Balletbo i Serra74fea922013-02-07 00:40:05 +000039#include <asm/mach-types.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040040
41/*
42 * Display CPU and Board information
43 */
44#define CONFIG_DISPLAY_CPUINFO 1
45#define CONFIG_DISPLAY_BOARDINFO 1
46
47/* Clock Defines */
48#define V_OSCK 26000000 /* Clock output from T2 */
49#define V_SCLK (V_OSCK >> 1)
50
51#define CONFIG_MISC_INIT_R
52
53#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
54#define CONFIG_SETUP_MEMORY_TAGS 1
55#define CONFIG_INITRD_TAG 1
56#define CONFIG_REVISION_TAG 1
57
Grant Likely100b8492011-03-28 09:59:07 +000058#define CONFIG_OF_LIBFDT 1
59
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040060/*
61 * NS16550 Configuration
62 */
63
64#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
65
66#define CONFIG_SYS_NS16550
67#define CONFIG_SYS_NS16550_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE (-4)
69#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
70
Javier Martinez Canillas05da4362013-01-07 01:35:21 +000071/* define to avoid U-Boot to hang while waiting for TEMT */
72#define CONFIG_SYS_NS16550_BROKEN_TEMT
73
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040074/* select serial console configuration */
75#define CONFIG_CONS_INDEX 3
76#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
77#define CONFIG_SERIAL3 3
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81#define CONFIG_BAUDRATE 115200
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +000082#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
83 115200}
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -040084#define CONFIG_GENERIC_MMC 1
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040085#define CONFIG_MMC 1
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -040086#define CONFIG_OMAP_HSMMC 1
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040087#define CONFIG_DOS_PARTITION 1
88
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000089/* define to enable boot progress via leds */
Enric Balletbo i Serra02043a72013-02-07 00:40:06 +000090#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020) || \
91 (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000092#define CONFIG_SHOW_BOOT_PROGRESS
Enric Balletbo i Serra02043a72013-02-07 00:40:06 +000093#endif
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000094
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040095/* USB */
96#define CONFIG_MUSB_UDC 1
97#define CONFIG_USB_OMAP3 1
98#define CONFIG_TWL4030_USB 1
99
100/* USB device configuration */
101#define CONFIG_USB_DEVICE 1
102#define CONFIG_USB_TTY 1
103#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
104
105/* Change these to suit your needs */
106#define CONFIG_USBD_VENDORID 0x0451
107#define CONFIG_USBD_PRODUCTID 0x5678
108#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
109#define CONFIG_USBD_PRODUCT_NAME "IGEP"
110
111/* commands to include */
112#include <config_cmd_default.h>
113
114#define CONFIG_CMD_CACHE
115#define CONFIG_CMD_EXT2 /* EXT2 Support */
116#define CONFIG_CMD_FAT /* FAT support */
117#define CONFIG_CMD_I2C /* I2C serial bus support */
118#define CONFIG_CMD_MMC /* MMC support */
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000119#ifdef CONFIG_BOOT_ONENAND
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400120#define CONFIG_CMD_ONENAND /* ONENAND support */
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000121#endif
122#ifdef CONFIG_BOOT_NAND
123#define CONFIG_CMD_NAND
124#endif
Enric Balletbo i Serra02043a72013-02-07 00:40:06 +0000125#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020) || \
126 (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0032)
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400127#define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000128#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400129#define CONFIG_CMD_DHCP
130#define CONFIG_CMD_PING
131#define CONFIG_CMD_NFS /* NFS support */
132#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
133#define CONFIG_MTD_DEVICE
134
135#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
136#undef CONFIG_CMD_IMLS /* List all found images */
137
138#define CONFIG_SYS_NO_FLASH
139#define CONFIG_HARD_I2C 1
140#define CONFIG_SYS_I2C_SPEED 100000
141#define CONFIG_SYS_I2C_SLAVE 1
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400142#define CONFIG_DRIVER_OMAP34XX_I2C 1
143
144/*
145 * TWL4030
146 */
147#define CONFIG_TWL4030_POWER 1
148
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400149#define CONFIG_BOOTDELAY 3
150
151#define CONFIG_EXTRA_ENV_SETTINGS \
Enric Balletbo i Serra4adf8012011-04-19 09:16:36 -0400152 "usbtty=cdc_acm\0" \
153 "loadaddr=0x82000000\0" \
154 "usbtty=cdc_acm\0" \
Javier Martinez Canillasdf32d2c2012-06-29 02:45:40 +0000155 "console=ttyO2,115200n8\0" \
Enric Balletbo i Serra52ac7ac2012-04-25 02:34:31 +0000156 "mpurate=auto\0" \
Enric Balletbo i Serra4adf8012011-04-19 09:16:36 -0400157 "vram=12M\0" \
158 "dvimode=1024x768MR-16@60\0" \
159 "defaultdisplay=dvi\0" \
160 "mmcdev=0\0" \
161 "mmcroot=/dev/mmcblk0p2 rw\0" \
Javier Martinez Canillasc5d6fb22012-06-29 02:45:41 +0000162 "mmcrootfstype=ext4 rootwait\0" \
Enric Balletbo i Serra4adf8012011-04-19 09:16:36 -0400163 "nandroot=/dev/mtdblock4 rw\0" \
164 "nandrootfstype=jffs2\0" \
165 "mmcargs=setenv bootargs console=${console} " \
166 "mpurate=${mpurate} " \
167 "vram=${vram} " \
168 "omapfb.mode=dvi:${dvimode} " \
169 "omapfb.debug=y " \
170 "omapdss.def_disp=${defaultdisplay} " \
171 "root=${mmcroot} " \
172 "rootfstype=${mmcrootfstype}\0" \
173 "nandargs=setenv bootargs console=${console} " \
174 "mpurate=${mpurate} " \
175 "vram=${vram} " \
176 "omapfb.mode=dvi:${dvimode} " \
177 "omapfb.debug=y " \
178 "omapdss.def_disp=${defaultdisplay} " \
179 "root=${nandroot} " \
180 "rootfstype=${nandrootfstype}\0" \
Enric Balletbo i Serrad7cba702012-04-25 02:33:50 +0000181 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
182 "importbootenv=echo Importing environment from mmc ...; " \
183 "env import -t $loadaddr $filesize\0" \
Enric Balletbo i Serra4adf8012011-04-19 09:16:36 -0400184 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
185 "mmcboot=echo Booting from mmc ...; " \
186 "run mmcargs; " \
187 "bootm ${loadaddr}\0" \
188 "nandboot=echo Booting from onenand ...; " \
189 "run nandargs; " \
190 "onenand read ${loadaddr} 280000 400000; " \
191 "bootm ${loadaddr}\0" \
192
193#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000194 "mmc dev ${mmcdev}; if mmc rescan; then " \
Enric Balletbo i Serrad7cba702012-04-25 02:33:50 +0000195 "echo SD/MMC found on device ${mmcdev};" \
196 "if run loadbootenv; then " \
197 "run importbootenv;" \
198 "fi;" \
199 "if test -n $uenvcmd; then " \
200 "echo Running uenvcmd ...;" \
201 "run uenvcmd;" \
202 "fi;" \
203 "if run loaduimage; then " \
204 "run mmcboot;" \
205 "fi;" \
206 "fi;" \
207 "run nandboot;" \
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400208
209#define CONFIG_AUTO_COMPLETE 1
210
211/*
212 * Miscellaneous configurable options
213 */
214#define CONFIG_SYS_LONGHELP /* undef to save memory */
215#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400216#define CONFIG_SYS_PROMPT "U-Boot # "
217#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
218/* Print Buffer Size */
219#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
220 sizeof(CONFIG_SYS_PROMPT) + 16)
221#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
222/* Boot Argument Buffer Size */
223#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
224
225#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
226 /* works on */
227#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
228 0x01F00000) /* 31MB */
229
230#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
231 /* load address */
232
233#define CONFIG_SYS_MONITOR_LEN (256 << 10)
234
235/*
236 * OMAP3 has 12 GP timers, they can be driven by the system clock
237 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
238 * This rate is divided by a local divisor.
239 */
240#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
241#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
242#define CONFIG_SYS_HZ 1000
243
244/*
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400245 * Physical Memory Map
246 *
247 */
248#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
249#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400250#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
251
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400252/*
253 * FLASH and environment organization
254 */
255
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000256#ifdef CONFIG_BOOT_ONENAND
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400257#define PISMO1_ONEN_SIZE GPMC_SIZE_128M /* Configure the PISMO */
258
259#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
260
261#define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
262
263#define CONFIG_ENV_IS_IN_ONENAND 1
264#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
265#define CONFIG_ENV_ADDR ONENAND_ENV_OFFSET
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000266#endif
267
268#ifdef CONFIG_BOOT_NAND
269#define PISMO1_NAND_SIZE GPMC_SIZE_128M /* Configure the PISMO */
270#define CONFIG_NAND_OMAP_GPMC
271#define CONFIG_SYS_NAND_BASE NAND_BASE
272#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
273#define CONFIG_ENV_OFFSET 0x260000 /* environment starts here */
274#define CONFIG_ENV_IS_IN_NAND 1
275#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
276#define CONFIG_ENV_ADDR NAND_ENV_OFFSET
277#define CONFIG_SYS_MAX_NAND_DEVICE 1
278#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400279
280/*
281 * Size of malloc() pool
282 */
283#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400284
285/*
286 * SMSC911x Ethernet
287 */
288#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400289#define CONFIG_SMC911X
290#define CONFIG_SMC911X_32_BIT
291#define CONFIG_SMC911X_BASE 0x2C000000
292#endif /* (CONFIG_CMD_NET) */
293
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000294/*
295 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
296 * and older u-boot.bin with the new U-Boot SPL.
297 */
298#define CONFIG_SYS_TEXT_BASE 0x80008000
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400299#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Steve Sakomanb74d3b42010-10-27 05:04:30 -0700300#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
301#define CONFIG_SYS_INIT_RAM_SIZE 0x800
302#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
303 CONFIG_SYS_INIT_RAM_SIZE - \
304 GENERATED_GBL_DATA_SIZE)
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400305
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000306/* SPL */
307#define CONFIG_SPL
Tom Rini28591df2012-08-13 12:03:19 -0700308#define CONFIG_SPL_FRAMEWORK
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000309#define CONFIG_SPL_NAND_SIMPLE
310#define CONFIG_SPL_TEXT_BASE 0x40200800
311#define CONFIG_SPL_MAX_SIZE (54 * 1024)
312#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
313
314/* move malloc and bss high to prevent clashing with the main image */
315#define CONFIG_SYS_SPL_MALLOC_START 0x87000000
316#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
317#define CONFIG_SPL_BSS_START_ADDR 0x87080000 /* end of minimum RAM */
318#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
319
320/* MMC boot config */
321#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
322#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
323#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
324#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
325
Javier Martinez Canillas5a755952012-12-28 02:51:53 +0000326#define CONFIG_SPL_BOARD_INIT
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000327#define CONFIG_SPL_LIBCOMMON_SUPPORT
328#define CONFIG_SPL_LIBDISK_SUPPORT
329#define CONFIG_SPL_I2C_SUPPORT
330#define CONFIG_SPL_LIBGENERIC_SUPPORT
331#define CONFIG_SPL_MMC_SUPPORT
332#define CONFIG_SPL_FAT_SUPPORT
333#define CONFIG_SPL_SERIAL_SUPPORT
334
335#define CONFIG_SPL_POWER_SUPPORT
336#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
337
338#ifdef CONFIG_BOOT_ONENAND
339#define CONFIG_SPL_ONENAND_SUPPORT
340
341/* OneNAND boot config */
342#define CONFIG_SYS_ONENAND_U_BOOT_OFFS 0x80000
343#define CONFIG_SYS_ONENAND_PAGE_SIZE 2048
344#define CONFIG_SPL_ONENAND_LOAD_ADDR 0x80000
345#define CONFIG_SPL_ONENAND_LOAD_SIZE \
346 (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
347
348#endif
349
350#ifdef CONFIG_BOOT_NAND
351#define CONFIG_SPL_NAND_SUPPORT
Scott Woodc352a0c2012-09-20 19:09:07 -0500352#define CONFIG_SPL_NAND_BASE
353#define CONFIG_SPL_NAND_DRIVERS
354#define CONFIG_SPL_NAND_ECC
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000355
356/* NAND boot config */
357#define CONFIG_SYS_NAND_5_ADDR_CYCLE
358#define CONFIG_SYS_NAND_PAGE_COUNT 64
359#define CONFIG_SYS_NAND_PAGE_SIZE 2048
360#define CONFIG_SYS_NAND_OOBSIZE 64
361#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
362#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
363#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
364 10, 11, 12, 13}
365#define CONFIG_SYS_NAND_ECCSIZE 512
366#define CONFIG_SYS_NAND_ECCBYTES 3
367#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
368#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
369#endif
370
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +0000371#endif /* __IGEP00X0_H */