Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Functions for omap5 based boards. |
| 4 | * |
| 5 | * (C) Copyright 2011 |
| 6 | * Texas Instruments, <www.ti.com> |
| 7 | * |
| 8 | * Author : |
| 9 | * Aneesh V <aneesh@ti.com> |
| 10 | * Steve Sakoman <steve@sakoman.com> |
| 11 | * Sricharan <r.sricharan@ti.com> |
| 12 | * |
| 13 | * See file CREDITS for list of people who contributed to this |
| 14 | * project. |
| 15 | * |
| 16 | * This program is free software; you can redistribute it and/or |
| 17 | * modify it under the terms of the GNU General Public License as |
| 18 | * published by the Free Software Foundation; either version 2 of |
| 19 | * the License, or (at your option) any later version. |
| 20 | * |
| 21 | * This program is distributed in the hope that it will be useful, |
| 22 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 23 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 24 | * GNU General Public License for more details. |
| 25 | * |
| 26 | * You should have received a copy of the GNU General Public License |
| 27 | * along with this program; if not, write to the Free Software |
| 28 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 29 | * MA 02111-1307 USA |
| 30 | */ |
| 31 | #include <common.h> |
| 32 | #include <asm/armv7.h> |
| 33 | #include <asm/arch/cpu.h> |
| 34 | #include <asm/arch/sys_proto.h> |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 35 | #include <asm/arch/clocks.h> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 36 | #include <asm/sizes.h> |
| 37 | #include <asm/utils.h> |
| 38 | #include <asm/arch/gpio.h> |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 39 | #include <asm/emif.h> |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 40 | |
| 41 | DECLARE_GLOBAL_DATA_PTR; |
| 42 | |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 43 | u32 *const omap_si_rev = (u32 *)OMAP5_SRAM_SCRATCH_OMAP5_REV; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 44 | |
| 45 | static struct gpio_bank gpio_bank_54xx[6] = { |
| 46 | { (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX }, |
| 47 | { (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX }, |
| 48 | { (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX }, |
| 49 | { (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX }, |
| 50 | { (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX }, |
| 51 | { (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX }, |
| 52 | }; |
| 53 | |
| 54 | const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx; |
| 55 | |
| 56 | #ifdef CONFIG_SPL_BUILD |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 57 | /* LPDDR2 specific IO settings */ |
| 58 | static void io_settings_lpddr2(void) |
| 59 | { |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 60 | const struct ctrl_ioregs *ioregs; |
| 61 | |
| 62 | get_ioregs(&ioregs); |
| 63 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0); |
| 64 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1); |
| 65 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0); |
| 66 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1); |
| 67 | writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0); |
| 68 | writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1); |
| 69 | writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0); |
| 70 | writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1); |
| 71 | writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | /* DDR3 specific IO settings */ |
| 75 | static void io_settings_ddr3(void) |
| 76 | { |
| 77 | u32 io_settings = 0; |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 78 | const struct ctrl_ioregs *ioregs; |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 79 | |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 80 | get_ioregs(&ioregs); |
| 81 | writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch1_0); |
| 82 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0); |
| 83 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 84 | |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 85 | writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch2_0); |
| 86 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0); |
| 87 | writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 88 | |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 89 | writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0); |
| 90 | writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1); |
| 91 | writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 92 | |
| 93 | /* omap5432 does not use lpddr2 */ |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 94 | writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0); |
| 95 | writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 96 | |
Lokesh Vutla | d8ac050 | 2013-02-04 04:22:05 +0000 | [diff] [blame] | 97 | writel(ioregs->ctrl_emif_sdram_config_ext, |
| 98 | (*ctrl)->control_emif1_sdram_config_ext); |
| 99 | writel(ioregs->ctrl_emif_sdram_config_ext, |
| 100 | (*ctrl)->control_emif2_sdram_config_ext); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 101 | |
| 102 | /* Disable DLL select */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 103 | io_settings = (readl((*ctrl)->control_port_emif1_sdram_config) |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 104 | & 0xFFEFFFFF); |
| 105 | writel(io_settings, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 106 | (*ctrl)->control_port_emif1_sdram_config); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 107 | |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 108 | io_settings = (readl((*ctrl)->control_port_emif2_sdram_config) |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 109 | & 0xFFEFFFFF); |
| 110 | writel(io_settings, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 111 | (*ctrl)->control_port_emif2_sdram_config); |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 114 | /* |
| 115 | * Some tuning of IOs for optimal power and performance |
| 116 | */ |
| 117 | void do_io_settings(void) |
| 118 | { |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 119 | u32 io_settings = 0, mask = 0; |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 120 | |
| 121 | /* Impedance settings EMMC, C2C 1,2, hsi2 */ |
| 122 | mask = (ds_mask << 2) | (ds_mask << 8) | |
| 123 | (ds_mask << 16) | (ds_mask << 18); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 124 | io_settings = readl((*ctrl)->control_smart1io_padconf_0) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 125 | (~mask); |
| 126 | io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) | |
| 127 | (ds_45_ohm << 18) | (ds_60_ohm << 2); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 128 | writel(io_settings, (*ctrl)->control_smart1io_padconf_0); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 129 | |
| 130 | /* Impedance settings Mcspi2 */ |
| 131 | mask = (ds_mask << 30); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 132 | io_settings = readl((*ctrl)->control_smart1io_padconf_1) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 133 | (~mask); |
| 134 | io_settings |= (ds_60_ohm << 30); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 135 | writel(io_settings, (*ctrl)->control_smart1io_padconf_1); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 136 | |
| 137 | /* Impedance settings C2C 3,4 */ |
| 138 | mask = (ds_mask << 14) | (ds_mask << 16); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 139 | io_settings = readl((*ctrl)->control_smart1io_padconf_2) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 140 | (~mask); |
| 141 | io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 142 | writel(io_settings, (*ctrl)->control_smart1io_padconf_2); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 143 | |
| 144 | /* Slew rate settings EMMC, C2C 1,2 */ |
| 145 | mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 146 | io_settings = readl((*ctrl)->control_smart2io_padconf_0) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 147 | (~mask); |
| 148 | io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 149 | writel(io_settings, (*ctrl)->control_smart2io_padconf_0); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 150 | |
| 151 | /* Slew rate settings hsi2, Mcspi2 */ |
| 152 | mask = (sc_mask << 24) | (sc_mask << 28); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 153 | io_settings = readl((*ctrl)->control_smart2io_padconf_1) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 154 | (~mask); |
| 155 | io_settings |= (sc_fast << 28) | (sc_fast << 24); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 156 | writel(io_settings, (*ctrl)->control_smart2io_padconf_1); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 157 | |
| 158 | /* Slew rate settings C2C 3,4 */ |
| 159 | mask = (sc_mask << 16) | (sc_mask << 18); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 160 | io_settings = readl((*ctrl)->control_smart2io_padconf_2) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 161 | (~mask); |
| 162 | io_settings |= (sc_na << 16) | (sc_na << 18); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 163 | writel(io_settings, (*ctrl)->control_smart2io_padconf_2); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 164 | |
| 165 | /* impedance and slew rate settings for usb */ |
| 166 | mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) | |
| 167 | (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 168 | io_settings = readl((*ctrl)->control_smart3io_padconf_1) & |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 169 | (~mask); |
| 170 | io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) | |
| 171 | (ds_60_ohm << 23) | (sc_fast << 20) | |
| 172 | (sc_fast << 17) | (sc_fast << 14); |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 173 | writel(io_settings, (*ctrl)->control_smart3io_padconf_1); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 174 | |
Lokesh Vutla | fef54c3 | 2013-02-04 04:21:59 +0000 | [diff] [blame] | 175 | if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2) |
Lokesh Vutla | ff7b2a9 | 2012-05-22 00:03:23 +0000 | [diff] [blame] | 176 | io_settings_lpddr2(); |
| 177 | else |
| 178 | io_settings_ddr3(); |
SRICHARAN R | 8ec587d | 2012-03-12 02:25:36 +0000 | [diff] [blame] | 179 | |
| 180 | /* Efuse settings */ |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 181 | writel(EFUSE_1, (*ctrl)->control_efuse_1); |
| 182 | writel(EFUSE_2, (*ctrl)->control_efuse_2); |
| 183 | writel(EFUSE_3, (*ctrl)->control_efuse_3); |
| 184 | writel(EFUSE_4, (*ctrl)->control_efuse_4); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 185 | } |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 186 | |
| 187 | static const struct srcomp_params srcomp_parameters[NUM_SYS_CLKS] = { |
| 188 | {0x45, 0x1}, /* 12 MHz */ |
| 189 | {-1, -1}, /* 13 MHz */ |
| 190 | {0x63, 0x2}, /* 16.8 MHz */ |
| 191 | {0x57, 0x2}, /* 19.2 MHz */ |
| 192 | {0x20, 0x1}, /* 26 MHz */ |
| 193 | {-1, -1}, /* 27 MHz */ |
| 194 | {0x41, 0x3} /* 38.4 MHz */ |
| 195 | }; |
| 196 | |
| 197 | void srcomp_enable(void) |
| 198 | { |
| 199 | u32 srcomp_value, mul_factor, div_factor, clk_val, i; |
| 200 | u32 sysclk_ind = get_sys_clk_index(); |
| 201 | u32 omap_rev = omap_revision(); |
| 202 | |
| 203 | mul_factor = srcomp_parameters[sysclk_ind].multiply_factor; |
| 204 | div_factor = srcomp_parameters[sysclk_ind].divide_factor; |
| 205 | |
| 206 | for (i = 0; i < 4; i++) { |
| 207 | srcomp_value = readl((*ctrl)->control_srcomp_north_side + i*4); |
| 208 | srcomp_value &= |
| 209 | ~(MULTIPLY_FACTOR_XS_MASK | DIVIDE_FACTOR_XS_MASK); |
| 210 | srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) | |
| 211 | (div_factor << DIVIDE_FACTOR_XS_SHIFT); |
| 212 | writel(srcomp_value, (*ctrl)->control_srcomp_north_side + i*4); |
| 213 | } |
| 214 | |
| 215 | if ((omap_rev == OMAP5430_ES1_0) || (omap_rev == OMAP5432_ES1_0)) { |
| 216 | clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl); |
| 217 | clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK; |
| 218 | writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl); |
| 219 | |
| 220 | for (i = 0; i < 4; i++) { |
| 221 | srcomp_value = |
| 222 | readl((*ctrl)->control_srcomp_north_side + i*4); |
| 223 | srcomp_value &= ~PWRDWN_XS_MASK; |
| 224 | writel(srcomp_value, |
| 225 | (*ctrl)->control_srcomp_north_side + i*4); |
| 226 | |
| 227 | while (((readl((*ctrl)->control_srcomp_north_side + i*4) |
| 228 | & SRCODE_READ_XS_MASK) >> |
| 229 | SRCODE_READ_XS_SHIFT) == 0) |
| 230 | ; |
| 231 | |
| 232 | srcomp_value = |
| 233 | readl((*ctrl)->control_srcomp_north_side + i*4); |
| 234 | srcomp_value &= ~OVERRIDE_XS_MASK; |
| 235 | writel(srcomp_value, |
| 236 | (*ctrl)->control_srcomp_north_side + i*4); |
| 237 | } |
| 238 | } else { |
| 239 | srcomp_value = readl((*ctrl)->control_srcomp_east_side_wkup); |
| 240 | srcomp_value &= ~(MULTIPLY_FACTOR_XS_MASK | |
| 241 | DIVIDE_FACTOR_XS_MASK); |
| 242 | srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) | |
| 243 | (div_factor << DIVIDE_FACTOR_XS_SHIFT); |
| 244 | writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup); |
| 245 | |
| 246 | for (i = 0; i < 4; i++) { |
| 247 | srcomp_value = |
| 248 | readl((*ctrl)->control_srcomp_north_side + i*4); |
| 249 | srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK; |
| 250 | writel(srcomp_value, |
| 251 | (*ctrl)->control_srcomp_north_side + i*4); |
| 252 | |
| 253 | srcomp_value = |
| 254 | readl((*ctrl)->control_srcomp_north_side + i*4); |
| 255 | srcomp_value &= ~OVERRIDE_XS_MASK; |
| 256 | writel(srcomp_value, |
| 257 | (*ctrl)->control_srcomp_north_side + i*4); |
| 258 | } |
| 259 | |
| 260 | srcomp_value = |
| 261 | readl((*ctrl)->control_srcomp_east_side_wkup); |
| 262 | srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK; |
| 263 | writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup); |
| 264 | |
| 265 | srcomp_value = |
| 266 | readl((*ctrl)->control_srcomp_east_side_wkup); |
| 267 | srcomp_value &= ~OVERRIDE_XS_MASK; |
| 268 | writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup); |
| 269 | |
| 270 | clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl); |
| 271 | clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK; |
| 272 | writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl); |
| 273 | |
| 274 | clk_val = readl((*prcm)->cm_wkupaon_io_srcomp_clkctrl); |
| 275 | clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK; |
| 276 | writel(clk_val, (*prcm)->cm_wkupaon_io_srcomp_clkctrl); |
| 277 | |
| 278 | for (i = 0; i < 4; i++) { |
| 279 | while (((readl((*ctrl)->control_srcomp_north_side + i*4) |
| 280 | & SRCODE_READ_XS_MASK) >> |
| 281 | SRCODE_READ_XS_SHIFT) == 0) |
| 282 | ; |
| 283 | |
| 284 | srcomp_value = |
| 285 | readl((*ctrl)->control_srcomp_north_side + i*4); |
| 286 | srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK; |
| 287 | writel(srcomp_value, |
| 288 | (*ctrl)->control_srcomp_north_side + i*4); |
| 289 | } |
| 290 | |
| 291 | while (((readl((*ctrl)->control_srcomp_east_side_wkup) & |
| 292 | SRCODE_READ_XS_MASK) >> SRCODE_READ_XS_SHIFT) == 0) |
| 293 | ; |
| 294 | |
| 295 | srcomp_value = |
| 296 | readl((*ctrl)->control_srcomp_east_side_wkup); |
| 297 | srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK; |
| 298 | writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup); |
| 299 | } |
| 300 | } |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 301 | #endif |
| 302 | |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 303 | void config_data_eye_leveling_samples(u32 emif_base) |
| 304 | { |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 305 | /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/ |
| 306 | if (emif_base == EMIF1_BASE) |
| 307 | writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 308 | (*ctrl)->control_emif1_sdram_config_ext); |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 309 | else if (emif_base == EMIF2_BASE) |
| 310 | writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES, |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 311 | (*ctrl)->control_emif2_sdram_config_ext); |
Lokesh Vutla | 0f42de6 | 2012-05-22 00:03:25 +0000 | [diff] [blame] | 312 | } |
| 313 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 314 | void init_omap_revision(void) |
| 315 | { |
| 316 | /* |
| 317 | * For some of the ES2/ES1 boards ID_CODE is not reliable: |
| 318 | * Also, ES1 and ES2 have different ARM revisions |
| 319 | * So use ARM revision for identification |
| 320 | */ |
| 321 | unsigned int rev = cortex_rev(); |
| 322 | |
SRICHARAN R | cf85056 | 2013-02-12 01:33:41 +0000 | [diff] [blame] | 323 | switch (readl(CONTROL_ID_CODE)) { |
| 324 | case OMAP5430_CONTROL_ID_CODE_ES1_0: |
| 325 | *omap_si_rev = OMAP5430_ES1_0; |
| 326 | if (rev == MIDR_CORTEX_A15_R2P2) |
| 327 | *omap_si_rev = OMAP5430_ES2_0; |
| 328 | break; |
| 329 | case OMAP5432_CONTROL_ID_CODE_ES1_0: |
| 330 | *omap_si_rev = OMAP5432_ES1_0; |
| 331 | if (rev == MIDR_CORTEX_A15_R2P2) |
| 332 | *omap_si_rev = OMAP5432_ES2_0; |
| 333 | break; |
| 334 | case OMAP5430_CONTROL_ID_CODE_ES2_0: |
| 335 | *omap_si_rev = OMAP5430_ES2_0; |
| 336 | break; |
| 337 | case OMAP5432_CONTROL_ID_CODE_ES2_0: |
| 338 | *omap_si_rev = OMAP5432_ES2_0; |
SRICHARAN R | 602476e | 2012-03-12 02:25:39 +0000 | [diff] [blame] | 339 | break; |
Lokesh Vutla | 43c296f | 2013-02-12 21:29:03 +0000 | [diff] [blame] | 340 | case DRA752_CONTROL_ID_CODE_ES1_0: |
| 341 | *omap_si_rev = DRA752_ES1_0; |
| 342 | break; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 343 | default: |
SRICHARAN R | d3901b1 | 2012-03-12 02:25:40 +0000 | [diff] [blame] | 344 | *omap_si_rev = OMAP5430_SILICON_ID_INVALID; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 345 | } |
| 346 | } |
SRICHARAN R | a8f08fd | 2012-03-12 02:25:52 +0000 | [diff] [blame] | 347 | |
| 348 | void reset_cpu(ulong ignored) |
| 349 | { |
| 350 | u32 omap_rev = omap_revision(); |
| 351 | |
| 352 | /* |
| 353 | * WARM reset is not functional in case of OMAP5430 ES1.0 soc. |
| 354 | * So use cold reset in case instead. |
| 355 | */ |
| 356 | if (omap_rev == OMAP5430_ES1_0) |
Lokesh Vutla | 15c2c70 | 2013-02-17 23:33:37 +0000 | [diff] [blame] | 357 | writel(PRM_RSTCTRL_RESET << 0x1, (*prcm)->prm_rstctrl); |
SRICHARAN R | a8f08fd | 2012-03-12 02:25:52 +0000 | [diff] [blame] | 358 | else |
Lokesh Vutla | 15c2c70 | 2013-02-17 23:33:37 +0000 | [diff] [blame] | 359 | writel(PRM_RSTCTRL_RESET, (*prcm)->prm_rstctrl); |
| 360 | } |
| 361 | |
| 362 | u32 warm_reset(void) |
| 363 | { |
| 364 | return readl((*prcm)->prm_rstst) & PRM_RSTST_WARM_RESET_MASK; |
SRICHARAN R | a8f08fd | 2012-03-12 02:25:52 +0000 | [diff] [blame] | 365 | } |