blob: 1863c69c54b4e497792d7b355a4eef02912690b0 [file] [log] [blame]
Sricharan9310ff72011-11-15 09:49:55 -05001/*
2 *
3 * Functions for omap5 based boards.
4 *
5 * (C) Copyright 2011
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Aneesh V <aneesh@ti.com>
10 * Steve Sakoman <steve@sakoman.com>
11 * Sricharan <r.sricharan@ti.com>
12 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31#include <common.h>
32#include <asm/armv7.h>
33#include <asm/arch/cpu.h>
34#include <asm/arch/sys_proto.h>
35#include <asm/sizes.h>
36#include <asm/utils.h>
37#include <asm/arch/gpio.h>
Lokesh Vutla0f42de62012-05-22 00:03:25 +000038#include <asm/emif.h>
Sricharan9310ff72011-11-15 09:49:55 -050039
40DECLARE_GLOBAL_DATA_PTR;
41
SRICHARAN Rd3901b12012-03-12 02:25:40 +000042u32 *const omap_si_rev = (u32 *)OMAP5_SRAM_SCRATCH_OMAP5_REV;
Sricharan9310ff72011-11-15 09:49:55 -050043
44static struct gpio_bank gpio_bank_54xx[6] = {
45 { (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX },
46 { (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX },
47 { (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX },
48 { (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX },
49 { (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX },
50 { (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX },
51};
52
53const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
54
55#ifdef CONFIG_SPL_BUILD
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000056/* LPDDR2 specific IO settings */
57static void io_settings_lpddr2(void)
58{
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000059 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000060 (*ctrl)->control_ddrch1_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000061 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000062 (*ctrl)->control_ddrch1_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000063 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000064 (*ctrl)->control_ddrch2_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000065 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000066 (*ctrl)->control_ddrch2_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000067 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000068 (*ctrl)->control_lpddr2ch1_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000069 writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000070 (*ctrl)->control_lpddr2ch1_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000071 writel(DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000072 (*ctrl)->control_ddrio_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000073 writel(DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000074 (*ctrl)->control_ddrio_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000075 writel(DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000076 (*ctrl)->control_ddrio_2);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000077}
78
79/* DDR3 specific IO settings */
80static void io_settings_ddr3(void)
81{
82 u32 io_settings = 0;
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000083
84 writel(DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000085 (*ctrl)->control_ddr3ch1_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000086 writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000087 (*ctrl)->control_ddrch1_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000088 writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000089 (*ctrl)->control_ddrch1_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000090
91 writel(DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000092 (*ctrl)->control_ddr3ch2_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000093 writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000094 (*ctrl)->control_ddrch2_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000095 writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000096 (*ctrl)->control_ddrch2_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +000097
98 writel(DDR_IO_0_VREF_CELLS_DDR3_VALUE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +000099 (*ctrl)->control_ddrio_0);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000100 writel(DDR_IO_1_VREF_CELLS_DDR3_VALUE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000101 (*ctrl)->control_ddrio_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000102 writel(DDR_IO_2_VREF_CELLS_DDR3_VALUE,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000103 (*ctrl)->control_ddrio_2);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000104
105 /* omap5432 does not use lpddr2 */
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000106 writel(0x0, (*ctrl)->control_lpddr2ch1_0);
107 writel(0x0, (*ctrl)->control_lpddr2ch1_1);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000108
109 writel(SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000110 (*ctrl)->control_emif1_sdram_config_ext);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000111 writel(SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000112 (*ctrl)->control_emif2_sdram_config_ext);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000113
114 /* Disable DLL select */
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000115 io_settings = (readl((*ctrl)->control_port_emif1_sdram_config)
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000116 & 0xFFEFFFFF);
117 writel(io_settings,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000118 (*ctrl)->control_port_emif1_sdram_config);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000119
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000120 io_settings = (readl((*ctrl)->control_port_emif2_sdram_config)
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000121 & 0xFFEFFFFF);
122 writel(io_settings,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000123 (*ctrl)->control_port_emif2_sdram_config);
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000124}
125
Sricharan9310ff72011-11-15 09:49:55 -0500126/*
127 * Some tuning of IOs for optimal power and performance
128 */
129void do_io_settings(void)
130{
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000131 u32 io_settings = 0, mask = 0;
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000132
133 /* Impedance settings EMMC, C2C 1,2, hsi2 */
134 mask = (ds_mask << 2) | (ds_mask << 8) |
135 (ds_mask << 16) | (ds_mask << 18);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000136 io_settings = readl((*ctrl)->control_smart1io_padconf_0) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000137 (~mask);
138 io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
139 (ds_45_ohm << 18) | (ds_60_ohm << 2);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000140 writel(io_settings, (*ctrl)->control_smart1io_padconf_0);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000141
142 /* Impedance settings Mcspi2 */
143 mask = (ds_mask << 30);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000144 io_settings = readl((*ctrl)->control_smart1io_padconf_1) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000145 (~mask);
146 io_settings |= (ds_60_ohm << 30);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000147 writel(io_settings, (*ctrl)->control_smart1io_padconf_1);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000148
149 /* Impedance settings C2C 3,4 */
150 mask = (ds_mask << 14) | (ds_mask << 16);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000151 io_settings = readl((*ctrl)->control_smart1io_padconf_2) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000152 (~mask);
153 io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000154 writel(io_settings, (*ctrl)->control_smart1io_padconf_2);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000155
156 /* Slew rate settings EMMC, C2C 1,2 */
157 mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000158 io_settings = readl((*ctrl)->control_smart2io_padconf_0) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000159 (~mask);
160 io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000161 writel(io_settings, (*ctrl)->control_smart2io_padconf_0);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000162
163 /* Slew rate settings hsi2, Mcspi2 */
164 mask = (sc_mask << 24) | (sc_mask << 28);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000165 io_settings = readl((*ctrl)->control_smart2io_padconf_1) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000166 (~mask);
167 io_settings |= (sc_fast << 28) | (sc_fast << 24);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000168 writel(io_settings, (*ctrl)->control_smart2io_padconf_1);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000169
170 /* Slew rate settings C2C 3,4 */
171 mask = (sc_mask << 16) | (sc_mask << 18);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000172 io_settings = readl((*ctrl)->control_smart2io_padconf_2) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000173 (~mask);
174 io_settings |= (sc_na << 16) | (sc_na << 18);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000175 writel(io_settings, (*ctrl)->control_smart2io_padconf_2);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000176
177 /* impedance and slew rate settings for usb */
178 mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
179 (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000180 io_settings = readl((*ctrl)->control_smart3io_padconf_1) &
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000181 (~mask);
182 io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
183 (ds_60_ohm << 23) | (sc_fast << 20) |
184 (sc_fast << 17) | (sc_fast << 14);
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000185 writel(io_settings, (*ctrl)->control_smart3io_padconf_1);
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000186
Lokesh Vutlafef54c32013-02-04 04:21:59 +0000187 if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2)
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000188 io_settings_lpddr2();
189 else
190 io_settings_ddr3();
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000191
192 /* Efuse settings */
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000193 writel(EFUSE_1, (*ctrl)->control_efuse_1);
194 writel(EFUSE_2, (*ctrl)->control_efuse_2);
195 writel(EFUSE_3, (*ctrl)->control_efuse_3);
196 writel(EFUSE_4, (*ctrl)->control_efuse_4);
Sricharan9310ff72011-11-15 09:49:55 -0500197}
198#endif
199
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000200void config_data_eye_leveling_samples(u32 emif_base)
201{
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000202 /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/
203 if (emif_base == EMIF1_BASE)
204 writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000205 (*ctrl)->control_emif1_sdram_config_ext);
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000206 else if (emif_base == EMIF2_BASE)
207 writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000208 (*ctrl)->control_emif2_sdram_config_ext);
Lokesh Vutla0f42de62012-05-22 00:03:25 +0000209}
210
Sricharan9310ff72011-11-15 09:49:55 -0500211void init_omap_revision(void)
212{
213 /*
214 * For some of the ES2/ES1 boards ID_CODE is not reliable:
215 * Also, ES1 and ES2 have different ARM revisions
216 * So use ARM revision for identification
217 */
218 unsigned int rev = cortex_rev();
219
220 switch (rev) {
221 case MIDR_CORTEX_A15_R0P0:
Lokesh Vutla20507ab2012-05-22 00:03:22 +0000222 switch (readl(CONTROL_ID_CODE)) {
223 case OMAP5430_CONTROL_ID_CODE_ES1_0:
224 *omap_si_rev = OMAP5430_ES1_0;
225 break;
226 case OMAP5432_CONTROL_ID_CODE_ES1_0:
227 default:
228 *omap_si_rev = OMAP5432_ES1_0;
229 break;
230 }
SRICHARAN R602476e2012-03-12 02:25:39 +0000231 break;
Sricharan9310ff72011-11-15 09:49:55 -0500232 default:
SRICHARAN Rd3901b12012-03-12 02:25:40 +0000233 *omap_si_rev = OMAP5430_SILICON_ID_INVALID;
Sricharan9310ff72011-11-15 09:49:55 -0500234 }
235}
SRICHARAN Ra8f08fd2012-03-12 02:25:52 +0000236
237void reset_cpu(ulong ignored)
238{
239 u32 omap_rev = omap_revision();
240
241 /*
242 * WARM reset is not functional in case of OMAP5430 ES1.0 soc.
243 * So use cold reset in case instead.
244 */
245 if (omap_rev == OMAP5430_ES1_0)
246 writel(PRM_RSTCTRL_RESET << 0x1, PRM_RSTCTRL);
247 else
248 writel(PRM_RSTCTRL_RESET, PRM_RSTCTRL);
249}