blob: bf2e359fd4aa5bc48b8d4e01b53593cbd983670b [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050039#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020040#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
41#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060042/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Becky Bruce16334362009-02-03 18:10:54 -060043#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050044
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060046#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050048
Becky Bruce6c2bec32008-10-31 17:14:14 -050049/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060050 * virtual address to be used for temporary mappings. There
51 * should be 128k free at this VA.
52 */
53#define CONFIG_SYS_SCRATCH_VA 0xe0000000
54
55/*
Becky Bruce6c2bec32008-10-31 17:14:14 -050056 * set this to enable Rapid IO. PCI and RIO are mutually exclusive
57 */
58/*#define CONFIG_RIO 1*/
59
60#ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
Ed Swarthout91080f72007-08-02 14:09:49 -050061#define CONFIG_PCI 1 /* Enable PCI/PCIE */
62#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
63#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
64#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050065#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce6c2bec32008-10-31 17:14:14 -050066#endif
Becky Bruceb415b562008-01-23 16:31:01 -060067#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050068
Wolfgang Denka1be4762008-05-20 16:00:29 +020069#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071
Becky Bruce03ea1be2008-05-08 19:02:12 -050072#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060073#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050074
Wolfgang Denka1be4762008-05-20 16:00:29 +020075#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076
Jon Loeliger465b9d82006-04-27 10:15:16 -050077/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050078 * L2CR setup -- make sure this is right for your board!
79 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050081#define L2_INIT 0
82#define L2_ENABLE (L2CR_L2E)
83
84#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050085#ifndef __ASSEMBLY__
86extern unsigned long get_board_sys_clk(unsigned long dummy);
87#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020088#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050089#endif
90
Jon Loeliger5c8aa972006-04-26 17:58:56 -050091#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
94#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095
Jon Loeliger5c8aa972006-04-26 17:58:56 -050096/*
Becky Bruce0bd25092008-11-06 17:37:35 -060097 * With the exception of PCI Memory and Rapid IO, most devices will simply
98 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
99 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
100 */
101#ifdef CONFIG_PHYS_64BIT
102#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
103#else
104#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
105#endif
106
107/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500108 * Base addresses -- Note these are effective addresses where the
109 * actual resources get mapped (not physical addresses)
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600112#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500114
Becky Bruce0bd25092008-11-06 17:37:35 -0600115/* Physical addresses */
116#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
117#ifdef CONFIG_PHYS_64BIT
118#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
Becky Bruce48d3ce22008-11-07 13:46:19 -0600119#define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
120 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
Becky Bruce0bd25092008-11-06 17:37:35 -0600121#else
122#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Becky Bruce48d3ce22008-11-07 13:46:19 -0600123#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Becky Bruce0bd25092008-11-06 17:37:35 -0600124#endif
125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
127#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Ed Swarthout91080f72007-08-02 14:09:49 -0500128
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500129/*
130 * DDR Setup
131 */
Kumar Galacad506c2008-08-26 15:01:35 -0500132#define CONFIG_FSL_DDR2
133#undef CONFIG_FSL_DDR_INTERACTIVE
134#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
135#define CONFIG_DDR_SPD
136
137#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
138#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
141#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600142#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500143#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500144
145#define MPC86xx_DDR_SDRAM_CLK_CNTL
146
Kumar Galacad506c2008-08-26 15:01:35 -0500147#define CONFIG_NUM_DDR_CONTROLLERS 2
148#define CONFIG_DIMM_SLOTS_PER_CTLR 2
149#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500150
Kumar Galacad506c2008-08-26 15:01:35 -0500151/*
152 * I2C addresses of SPD EEPROMs
153 */
154#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
155#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
156#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
157#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159
Kumar Galacad506c2008-08-26 15:01:35 -0500160/*
161 * These are used when DDR doesn't use SPD.
162 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
164#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
165#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
166#define CONFIG_SYS_DDR_TIMING_3 0x00000000
167#define CONFIG_SYS_DDR_TIMING_0 0x00260802
168#define CONFIG_SYS_DDR_TIMING_1 0x39357322
169#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
170#define CONFIG_SYS_DDR_MODE_1 0x00480432
171#define CONFIG_SYS_DDR_MODE_2 0x00000000
172#define CONFIG_SYS_DDR_INTERVAL 0x06090100
173#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
174#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
175#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
176#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
177#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
178#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500179
Jon Loeliger4eab6232008-01-15 13:42:41 -0600180#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200182#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
184#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500185
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600186#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce0bd25092008-11-06 17:37:35 -0600187#define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
188 | CONFIG_SYS_PHYS_ADDR_HIGH)
189
Becky Bruce1f642fc2009-02-02 16:34:52 -0600190#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500191
Becky Bruce0bd25092008-11-06 17:37:35 -0600192#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
193 | 0x00001001) /* port size 16bit */
194#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500195
Becky Bruce0bd25092008-11-06 17:37:35 -0600196#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
197 | 0x00001001) /* port size 16bit */
198#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500199
Becky Bruce0bd25092008-11-06 17:37:35 -0600200#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
201 | 0x00000801) /* port size 8bit */
202#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500203
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600204/*
205 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
206 * The PIXIS and CF by themselves aren't large enough to take up the 128k
207 * required for the smallest BAT mapping, so there's a 64k hole.
208 */
209#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce0bd25092008-11-06 17:37:35 -0600210#define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
211 | CONFIG_SYS_PHYS_ADDR_HIGH)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500212
Kim Phillips53b34982007-08-21 17:00:17 -0500213#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600214#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce0bd25092008-11-06 17:37:35 -0600215#define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600216#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500217#define PIXIS_ID 0x0 /* Board ID at offset 0 */
218#define PIXIS_VER 0x1 /* Board version at offset 1 */
219#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
220#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
221#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
222#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
223#define PIXIS_VCTL 0x10 /* VELA Control Register */
224#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
225#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
226#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500227#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
228#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500229#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
230#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
231#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
232#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500234
Becky Bruce74d126f2008-10-31 17:13:49 -0500235/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600236#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600237#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500238
Becky Bruce2e1aef02008-11-05 14:55:32 -0600239#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#undef CONFIG_SYS_FLASH_CHECKSUM
243#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
244#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Becky Bruce2a978672008-11-05 14:55:35 -0600245#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
246#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200248#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_FLASH_CFI
250#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
253#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500254#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500256#endif
257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800259#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500261#endif
262
263#undef CONFIG_CLOCKS_IN_MHZ
264
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_INIT_RAM_LOCK 1
266#ifndef CONFIG_SYS_INIT_RAM_LOCK
267#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500268#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500270#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
274#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
275#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
278#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500279
280/* Serial Port */
281#define CONFIG_CONS_INDEX 1
282#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_NS16550
284#define CONFIG_SYS_NS16550_SERIAL
285#define CONFIG_SYS_NS16550_REG_SIZE 1
286#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
292#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500293
294/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_HUSH_PARSER
296#ifdef CONFIG_SYS_HUSH_PARSER
297#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500298#endif
299
Jon Loeliger465b9d82006-04-27 10:15:16 -0500300/*
301 * Pass open firmware flat tree to kernel
302 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600303#define CONFIG_OF_LIBFDT 1
304#define CONFIG_OF_BOARD_SETUP 1
305#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500306
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_64BIT_VSPRINTF 1
309#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500310
Jon Loeliger20836d42006-05-19 13:22:44 -0500311/*
312 * I2C
313 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500314#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
315#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500316#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
318#define CONFIG_SYS_I2C_SLAVE 0x7F
319#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
320#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500321
Jon Loeliger20836d42006-05-19 13:22:44 -0500322/*
323 * RapidIO MMU
324 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600325#define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600326#ifdef CONFIG_PHYS_64BIT
327#define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL
328#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Becky Bruce0bd25092008-11-06 17:37:35 -0600330#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500332
333/*
334 * General PCI
335 * Addresses are mapped 1-1.
336 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600337
338#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600339#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500340#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600341#define CONFIG_SYS_PCI1_MEM_PHYS 0x0000000c00000000ULL
342#else
Becky Bruced3b51a22009-02-03 18:10:53 -0600343#define CONFIG_SYS_PCI1_MEM_BUS CONFIG_SYS_PCI1_MEM_VIRT
344#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_VIRT
Becky Bruce0bd25092008-11-06 17:37:35 -0600345#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Becky Bruced3b51a22009-02-03 18:10:53 -0600347#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600348#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
349#define CONFIG_SYS_PCI1_IO_PHYS (CONFIG_SYS_PCI1_IO_VIRT \
350 | CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600351#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500352
Becky Bruce6a026a62009-02-03 18:10:56 -0600353#ifdef CONFIG_PHYS_64BIT
354/*
355 * Use the same PCI bus address on PCI1 and PCI2 if we have PHYS_64BIT.
356 * This will increase the amount of PCI address space available for
357 * for mapping RAM.
358 */
359#define CONFIG_SYS_PCI2_MEM_BUS CONFIG_SYS_PCI1_MEM_BUS
360#else
Becky Bruced3b51a22009-02-03 18:10:53 -0600361#define CONFIG_SYS_PCI2_MEM_BUS (CONFIG_SYS_PCI1_MEM_BUS \
362 + CONFIG_SYS_PCI1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600363#endif
Becky Bruced3b51a22009-02-03 18:10:53 -0600364#define CONFIG_SYS_PCI2_MEM_VIRT (CONFIG_SYS_PCI1_MEM_VIRT \
Becky Bruce74d126f2008-10-31 17:13:49 -0500365 + CONFIG_SYS_PCI1_MEM_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600366#define CONFIG_SYS_PCI2_MEM_PHYS (CONFIG_SYS_PCI1_MEM_PHYS \
367 + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Becky Bruced3b51a22009-02-03 18:10:53 -0600369#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600370#define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
371 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500372#define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
373 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600374#define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500375
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500376#if defined(CONFIG_PCI)
377
Wolfgang Denka1be4762008-05-20 16:00:29 +0200378#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500379
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500381
382#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200383#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500384
385#define CONFIG_RTL8139
386
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500387#undef CONFIG_EEPRO100
388#undef CONFIG_TULIP
389
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200390/************************************************************
391 * USB support
392 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200393#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200394#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200395#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +0200396#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_USB_EVENT_POLL 1
398#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
399#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
400#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200401
Jason Jinbb20f352007-07-13 12:14:58 +0800402/*PCIE video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600403#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800404
405/*PCI video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600406/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800407
408/* video */
409#define CONFIG_VIDEO
410
411#if defined(CONFIG_VIDEO)
412#define CONFIG_BIOSEMU
413#define CONFIG_CFB_CONSOLE
414#define CONFIG_VIDEO_SW_CURSOR
415#define CONFIG_VGA_AS_SINGLE_DEVICE
416#define CONFIG_ATI_RADEON_FB
417#define CONFIG_VIDEO_LOGO
418/*#define CONFIG_CONSOLE_CURSOR*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600419#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800420#endif
421
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500422#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500423
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800424#define CONFIG_DOS_PARTITION
425#define CONFIG_SCSI_AHCI
426
427#ifdef CONFIG_SCSI_AHCI
428#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
430#define CONFIG_SYS_SCSI_MAX_LUN 1
431#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
432#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800433#endif
434
Jason Jinbb20f352007-07-13 12:14:58 +0800435#define CONFIG_MPC86XX_PCI2
436
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500437#endif /* CONFIG_PCI */
438
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500439#if defined(CONFIG_TSEC_ENET)
440
441#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200442#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443#endif
444
445#define CONFIG_MII 1 /* MII PHY management */
446
Wolfgang Denka1be4762008-05-20 16:00:29 +0200447#define CONFIG_TSEC1 1
448#define CONFIG_TSEC1_NAME "eTSEC1"
449#define CONFIG_TSEC2 1
450#define CONFIG_TSEC2_NAME "eTSEC2"
451#define CONFIG_TSEC3 1
452#define CONFIG_TSEC3_NAME "eTSEC3"
453#define CONFIG_TSEC4 1
454#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500455
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500456#define TSEC1_PHY_ADDR 0
457#define TSEC2_PHY_ADDR 1
458#define TSEC3_PHY_ADDR 2
459#define TSEC4_PHY_ADDR 3
460#define TSEC1_PHYIDX 0
461#define TSEC2_PHYIDX 0
462#define TSEC3_PHYIDX 0
463#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500464#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
465#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
466#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
467#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500468
469#define CONFIG_ETHPRIME "eTSEC1"
470
471#endif /* CONFIG_TSEC_ENET */
472
Becky Bruce0bd25092008-11-06 17:37:35 -0600473/* Contort an addr into the format needed for BATs */
474#ifdef CONFIG_PHYS_64BIT
475#define BAT_PHYS_ADDR(x) ((unsigned long) \
476 ((x & 0x00000000ffffffffULL) | \
477 ((x & 0x0000000e00000000ULL) >> 24) | \
478 ((x & 0x0000000100000000ULL) >> 30)))
479#else
480#define BAT_PHYS_ADDR(x) (x)
481#endif
482
483
484/* Put high physical address bits into the BAT format */
485#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
486#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
487
Jon Loeliger20836d42006-05-19 13:22:44 -0500488/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600489 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500490 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
492#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
493#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
494#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500495
Jon Loeliger20836d42006-05-19 13:22:44 -0500496/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600497 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500498 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600499#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
500 | BATL_PP_RW | BATL_CACHEINHIBIT | \
501 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600502#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
503 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600504#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
505 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600506#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500507
508/* if CONFIG_PCI:
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600509 * BAT2 PCI1 and PCI1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500510 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600511 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500512 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500513#ifdef CONFIG_PCI
Becky Bruce0bd25092008-11-06 17:37:35 -0600514#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
515 | BATL_PP_RW | BATL_CACHEINHIBIT \
516 | BATL_GUARDEDSTORAGE)
Becky Bruced3b51a22009-02-03 18:10:53 -0600517#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500518 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600519#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
520 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500521#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
522#else /* CONFIG_RIO */
Becky Bruce0bd25092008-11-06 17:37:35 -0600523#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
524 | BATL_PP_RW | BATL_CACHEINHIBIT | \
525 BATL_GUARDEDSTORAGE)
526#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
527 | BATU_VS | BATU_VP)
528#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
529 | BATL_PP_RW | BATL_CACHEINHIBIT)
530
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500532 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
534#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
535#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500536#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500537
Jon Loeliger20836d42006-05-19 13:22:44 -0500538/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600539 * BAT3 CCSR Space
Becky Bruce0bd25092008-11-06 17:37:35 -0600540 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
541 * instead. The assembler chokes on ULL.
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600543#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
544 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
545 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
546 | BATL_PP_RW | BATL_CACHEINHIBIT \
547 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600548#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
549 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600550#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
551 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
552 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
553 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500555
Becky Bruce0bd25092008-11-06 17:37:35 -0600556#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
557#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
558 | BATL_PP_RW | BATL_CACHEINHIBIT \
559 | BATL_GUARDEDSTORAGE)
560#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
561 | BATU_BL_1M | BATU_VS | BATU_VP)
562#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
563 | BATL_PP_RW | BATL_CACHEINHIBIT)
564#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
565#endif
566
Jon Loeliger20836d42006-05-19 13:22:44 -0500567/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600568 * BAT4 PCI1_IO and PCI2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500569 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600570#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
571 | BATL_PP_RW | BATL_CACHEINHIBIT \
572 | BATL_GUARDEDSTORAGE)
573#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600574 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600575#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
576 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500578
Jon Loeliger20836d42006-05-19 13:22:44 -0500579/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600580 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
583#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
584#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
585#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586
Jon Loeliger20836d42006-05-19 13:22:44 -0500587/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600588 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600590#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
591 | BATL_PP_RW | BATL_CACHEINHIBIT \
592 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600593#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
594 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600595#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
596 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200597#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500598
Becky Bruce2a978672008-11-05 14:55:35 -0600599/* Map the last 1M of flash where we're running from reset */
600#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
601 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
602#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
603#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
604 | BATL_MEMCOHERENCE)
605#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
606
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600607/*
608 * BAT7 FREE - used later for tmp mappings
609 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610#define CONFIG_SYS_DBAT7L 0x00000000
611#define CONFIG_SYS_DBAT7U 0x00000000
612#define CONFIG_SYS_IBAT7L 0x00000000
613#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500614
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615/*
616 * Environment
617 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200618#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200619 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200620 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200621 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500622#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200623 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200624 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500625#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600626#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500627
628#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200629#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500630
Jon Loeliger46b6c792007-06-11 19:03:44 -0500631
632/*
Jon Loeligered26c742007-07-10 09:10:49 -0500633 * BOOTP options
634 */
635#define CONFIG_BOOTP_BOOTFILESIZE
636#define CONFIG_BOOTP_BOOTPATH
637#define CONFIG_BOOTP_GATEWAY
638#define CONFIG_BOOTP_HOSTNAME
639
640
641/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500642 * Command line configuration.
643 */
644#include <config_cmd_default.h>
645
646#define CONFIG_CMD_PING
647#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600648#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500649
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200650#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500651 #undef CONFIG_CMD_SAVEENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500652#endif
653
Jon Loeliger46b6c792007-06-11 19:03:44 -0500654#if defined(CONFIG_PCI)
655 #define CONFIG_CMD_PCI
656 #define CONFIG_CMD_SCSI
657 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800658 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500659#endif
660
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500661
662#undef CONFIG_WATCHDOG /* watchdog disabled */
663
664/*
665 * Miscellaneous configurable options
666 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200667#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200668#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200669#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
670#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500671
Jon Loeliger46b6c792007-06-11 19:03:44 -0500672#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200673 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500674#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200675 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500676#endif
677
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200678#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
679#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
680#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
681#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500682
683/*
684 * For booting Linux, the board info and command line data
685 * have to be in the first 8 MB of memory, since this is
686 * the maximum mapped by the Linux kernel during initialization.
687 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200688#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500689
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500690/*
691 * Internal Definitions
692 *
693 * Boot Flags
694 */
695#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
696#define BOOTFLAG_WARM 0x02 /* Software reboot */
697
Jon Loeliger46b6c792007-06-11 19:03:44 -0500698#if defined(CONFIG_CMD_KGDB)
699 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
700 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500701#endif
702
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500703/*
704 * Environment Configuration
705 */
706
707/* The mac addresses for all ethernet interface */
708#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200709#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500710#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
711#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
712#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
713#endif
714
Andy Fleming458c3892007-08-16 16:35:02 -0500715#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500716#define CONFIG_HAS_ETH1 1
717#define CONFIG_HAS_ETH2 1
718#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500719
Jon Loeliger4982cda2006-05-09 08:23:49 -0500720#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500721
722#define CONFIG_HOSTNAME unknown
723#define CONFIG_ROOTPATH /opt/nfsroot
724#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500725#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500726
Jon Loeliger465b9d82006-04-27 10:15:16 -0500727#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500728#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500729#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500730
Jon Loeliger465b9d82006-04-27 10:15:16 -0500731/* default location for tftp and bootm */
732#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500733
734#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200735#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500736
737#define CONFIG_BAUDRATE 115200
738
Wolfgang Denka1be4762008-05-20 16:00:29 +0200739#define CONFIG_EXTRA_ENV_SETTINGS \
740 "netdev=eth0\0" \
741 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
742 "tftpflash=tftpboot $loadaddr $uboot; " \
743 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
744 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
745 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
746 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
747 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
748 "consoledev=ttyS0\0" \
749 "ramdiskaddr=2000000\0" \
750 "ramdiskfile=your.ramdisk.u-boot\0" \
751 "fdtaddr=c00000\0" \
752 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600753 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
754 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200755 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500756
757
Wolfgang Denka1be4762008-05-20 16:00:29 +0200758#define CONFIG_NFSBOOTCOMMAND \
759 "setenv bootargs root=/dev/nfs rw " \
760 "nfsroot=$serverip:$rootpath " \
761 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
762 "console=$consoledev,$baudrate $othbootargs;" \
763 "tftp $loadaddr $bootfile;" \
764 "tftp $fdtaddr $fdtfile;" \
765 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500766
Wolfgang Denka1be4762008-05-20 16:00:29 +0200767#define CONFIG_RAMBOOTCOMMAND \
768 "setenv bootargs root=/dev/ram rw " \
769 "console=$consoledev,$baudrate $othbootargs;" \
770 "tftp $ramdiskaddr $ramdiskfile;" \
771 "tftp $loadaddr $bootfile;" \
772 "tftp $fdtaddr $fdtfile;" \
773 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500774
775#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
776
777#endif /* __CONFIG_H */