blob: cb37ee797c6e1cd3a87c3b35d9513623b8a41f07 [file] [log] [blame]
Aubrey.Li9da597f2007-03-09 13:38:44 +08001/*
2 * U-boot - Configuration file for BF533 STAMP board
3 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF533_STAMP_H__
6#define __CONFIG_BF533_STAMP_H__
Aubrey.Li9da597f2007-03-09 13:38:44 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey.Li9da597f2007-03-09 13:38:44 +080010
Aubrey.Li9da597f2007-03-09 13:38:44 +080011/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040012 * Processor Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080013 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf533-0.3
Mike Frysinger62d2a232008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey.Li9da597f2007-03-09 13:38:44 +080016
Aubrey.Li9da597f2007-03-09 13:38:44 +080017
18/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040019 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
Aubrey.Li9da597f2007-03-09 13:38:44 +080022 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040023/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 11059200
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
Mike Frysinger7bd158f2008-10-12 23:49:13 -040033#define CONFIG_VCO_MULT 45
Mike Frysinger62d2a232008-06-01 09:09:48 -040034/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
Mike Frysinger8a096b92009-07-10 10:42:06 -040039#define CONFIG_SCLK_DIV 6 /* note: 1.2 boards can go faster */
Aubrey.Li9da597f2007-03-09 13:38:44 +080040
Aubrey.Li9da597f2007-03-09 13:38:44 +080041
Aubrey.Li9da597f2007-03-09 13:38:44 +080042/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040043 * Memory Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080044 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040045#define CONFIG_MEM_ADD_WDTH 11
46#define CONFIG_MEM_SIZE 128
Aubrey.Li9da597f2007-03-09 13:38:44 +080047
Mike Frysinger62d2a232008-06-01 09:09:48 -040048#define CONFIG_EBIU_SDRRC_VAL 0x268
49#define CONFIG_EBIU_SDGCTL_VAL 0x911109
Aubrey.Li9da597f2007-03-09 13:38:44 +080050
Mike Frysinger62d2a232008-06-01 09:09:48 -040051#define CONFIG_EBIU_AMGCTL_VAL 0xFF
52#define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
53#define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
Aubrey.Li9da597f2007-03-09 13:38:44 +080054
Mike Frysinger62d2a232008-06-01 09:09:48 -040055#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
56#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
Aubrey.Li9da597f2007-03-09 13:38:44 +080057
Aubrey.Li9da597f2007-03-09 13:38:44 +080058
59/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040060 * Network Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080061 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040062#define ADI_CMDS_NETWORK 1
Ben Warren0fd6aae2009-10-04 22:37:03 -070063#define CONFIG_NET_MULTI
64#define CONFIG_SMC91111 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040065#define CONFIG_SMC91111_BASE 0x20300300
66#define SMC91111_EEPROM_INIT() \
67 do { \
Ben Warren0fd6aae2009-10-04 22:37:03 -070068 bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
69 bfin_write_FIO_FLAG_C(PF1); \
70 bfin_write_FIO_FLAG_S(PF0); \
Mike Frysinger62d2a232008-06-01 09:09:48 -040071 SSYNC(); \
72 } while (0)
73#define CONFIG_HOSTNAME bf533-stamp
74/* Uncomment next line to use fixed MAC address */
75/* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
Aubrey.Li9da597f2007-03-09 13:38:44 +080076
Aubrey.Li9da597f2007-03-09 13:38:44 +080077
Aubrey.Li9da597f2007-03-09 13:38:44 +080078/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040079 * Flash Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080080 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040081#define CONFIG_FLASH_CFI_DRIVER
82#define CONFIG_SYS_FLASH_BASE 0x20000000
83#define CONFIG_SYS_FLASH_CFI
84#define CONFIG_SYS_FLASH_CFI_AMD_RESET
85#define CONFIG_SYS_MAX_FLASH_BANKS 1
86#define CONFIG_SYS_MAX_FLASH_SECT 67
Aubrey.Li9da597f2007-03-09 13:38:44 +080087
Jon Loeliger8262ada2007-07-04 22:31:49 -050088
89/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040090 * SPI Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050091 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040092#define CONFIG_BFIN_SPI
93#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysinger9a4406462009-06-14 22:29:35 -040094#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysinger62d2a232008-06-01 09:09:48 -040095#define CONFIG_SPI_FLASH
Mike Frysingercf01ec92010-09-19 16:26:55 -040096#define CONFIG_SPI_FLASH_ALL
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050097
98
99/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400100 * Env Storage Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -0500101 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400102#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
103#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Li535ec1f2009-06-12 10:53:22 +0000104#define CONFIG_ENV_OFFSET 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400105#define CONFIG_ENV_SIZE 0x2000
Vivi Li535ec1f2009-06-12 10:53:22 +0000106#define CONFIG_ENV_SECT_SIZE 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400107#else
108#define CONFIG_ENV_IS_IN_FLASH
109#define CONFIG_ENV_OFFSET 0x4000
110#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
111#define CONFIG_ENV_SIZE 0x2000
112#define CONFIG_ENV_SECT_SIZE 0x2000
Jon Loeliger8262ada2007-07-04 22:31:49 -0500113#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -0400114#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
115#define ENV_IS_EMBEDDED
Aubrey.Li9da597f2007-03-09 13:38:44 +0800116#else
Mike Frysinger45b57bd2009-07-21 22:17:36 -0400117#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey.Li9da597f2007-03-09 13:38:44 +0800118#endif
Mike Frysinger37f48702009-06-14 06:29:07 -0400119#ifdef ENV_IS_EMBEDDED
120/* WARNING - the following is hand-optimized to fit within
121 * the sector before the environment sector. If it throws
122 * an error during compilation remove an object here to get
123 * it linked after the configuration sector.
124 */
125# define LDS_BOARD_TEXT \
Mike Frysingera0d60412010-11-19 19:28:56 -0500126 arch/blackfin/lib/libblackfin.o (.text*); \
127 arch/blackfin/cpu/libblackfin.o (.text*); \
Mike Frysinger37f48702009-06-14 06:29:07 -0400128 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingera0d60412010-11-19 19:28:56 -0500129 common/env_embedded.o (.text*);
Mike Frysinger37f48702009-06-14 06:29:07 -0400130#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +0800131
Aubrey.Li9da597f2007-03-09 13:38:44 +0800132
133/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400134 * I2C Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800135 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400136#define CONFIG_SOFT_I2C
Mike Frysingerd86e9a72010-06-08 16:22:44 -0400137#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3
138#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2
Mike Frysinger62d2a232008-06-01 09:09:48 -0400139
Aubrey.Li9da597f2007-03-09 13:38:44 +0800140
141/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400142 * Compact Flash / IDE / ATA Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800143 */
144
145/* Enabled below option for CF support */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400146/* #define CONFIG_STAMP_CF */
147#if defined(CONFIG_STAMP_CF)
148#define CONFIG_MISC_INIT_R
Aubrey Lif83a65c2007-03-10 23:49:29 +0800149#define CONFIG_DOS_PARTITION 1
Aubrey Lif83a65c2007-03-10 23:49:29 +0800150#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
151#undef CONFIG_IDE_LED /* no led for ide supported */
152#undef CONFIG_IDE_RESET /* no reset for ide supported */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800153
Mike Frysinger62d2a232008-06-01 09:09:48 -0400154#define CONFIG_SYS_IDE_MAXBUS 1
155#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey.Li9da597f2007-03-09 13:38:44 +0800156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_ATA_BASE_ADDR 0x20200000
158#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Aubrey.Li9da597f2007-03-09 13:38:44 +0800159
Mike Frysinger62d2a232008-06-01 09:09:48 -0400160#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
161#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
162#define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_ATA_STRIDE 2
Mike Frysinger62d2a232008-06-01 09:09:48 -0400165
166#undef CONFIG_EBIU_AMBCTL1_VAL
167#define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
Aubrey.Li9da597f2007-03-09 13:38:44 +0800168#endif
169
Mike Frysinger62d2a232008-06-01 09:09:48 -0400170
Aubrey.Li9da597f2007-03-09 13:38:44 +0800171/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400172 * Misc Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800173 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400174#define CONFIG_RTC_BFIN
175#define CONFIG_UART_CONSOLE 0
Aubrey.Li9da597f2007-03-09 13:38:44 +0800176
Mike Frysinger62d2a232008-06-01 09:09:48 -0400177/* FLASH/ETHERNET uses the same async bank */
178#define SHARED_RESOURCES 1
Aubrey.Li9da597f2007-03-09 13:38:44 +0800179
Mike Frysinger9427ef82008-10-11 22:40:22 -0400180/* define to enable boot progress via leds */
181/* #define CONFIG_SHOW_BOOT_PROGRESS */
182
183/* define to enable run status via led */
184/* #define CONFIG_STATUS_LED */
185#ifdef CONFIG_STATUS_LED
Mike Frysinger074d0422010-06-02 05:12:11 -0400186#define CONFIG_GPIO_LED
Mike Frysinger9427ef82008-10-11 22:40:22 -0400187#define CONFIG_BOARD_SPECIFIC_LED
Mike Frysinger074d0422010-06-02 05:12:11 -0400188/* use LED0 to indicate booting/alive */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400189#define STATUS_LED_BOOT 0
Mike Frysinger074d0422010-06-02 05:12:11 -0400190#define STATUS_LED_BIT GPIO_PF2
Mike Frysinger9427ef82008-10-11 22:40:22 -0400191#define STATUS_LED_STATE STATUS_LED_ON
192#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
Mike Frysinger074d0422010-06-02 05:12:11 -0400193/* use LED1 to indicate crash */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400194#define STATUS_LED_CRASH 1
Mike Frysinger074d0422010-06-02 05:12:11 -0400195#define STATUS_LED_BIT1 GPIO_PF3
Mike Frysinger9427ef82008-10-11 22:40:22 -0400196#define STATUS_LED_STATE1 STATUS_LED_ON
197#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
Mike Frysinger074d0422010-06-02 05:12:11 -0400198/* #define STATUS_LED_BIT2 GPIO_PF4 */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400199#endif
200
Mike Frysinger62d2a232008-06-01 09:09:48 -0400201/* define to enable splash screen support */
202/* #define CONFIG_VIDEO */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800203
Aubrey.Li9da597f2007-03-09 13:38:44 +0800204
205/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400206 * Pull in common ADI header for remaining command/environment setup
Aubrey.Li9da597f2007-03-09 13:38:44 +0800207 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400208#include <configs/bfin_adi_common.h>
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400209
Aubrey.Li9da597f2007-03-09 13:38:44 +0800210#endif