blob: f3a0f63003ea1f1f0ccb50bdc31f662be6b1a40e [file] [log] [blame]
Jonas Karlman098ee4f2023-10-01 19:17:19 +00001// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Copyright Contributors to the U-Boot project.
4 *
5 * rk_gmac_ops ported from linux drivers/net/ethernet/stmicro/stmmac/dwmac-rk.c
6 *
7 * Ported code is intentionally left as close as possible with linux counter
8 * part in order to simplify future porting of fixes and support for other SoCs.
9 */
10
Jonas Karlman098ee4f2023-10-01 19:17:19 +000011#include <clk.h>
12#include <dm.h>
13#include <dm/device_compat.h>
14#include <net.h>
15#include <phy.h>
16#include <regmap.h>
17#include <reset.h>
18#include <syscon.h>
19#include <asm/gpio.h>
20#include <linux/delay.h>
21
22#include "dwc_eth_qos.h"
23
24struct rk_gmac_ops {
25 const char *compatible;
26 int (*set_to_rgmii)(struct udevice *dev,
27 int tx_delay, int rx_delay);
28 int (*set_to_rmii)(struct udevice *dev);
29 int (*set_gmac_speed)(struct udevice *dev);
Jonas Karlman1b615702023-10-01 19:17:20 +000030 void (*set_clock_selection)(struct udevice *dev, bool enable);
Jonas Karlman098ee4f2023-10-01 19:17:19 +000031 u32 regs[3];
32};
33
34struct rockchip_platform_data {
35 struct reset_ctl_bulk resets;
36 const struct rk_gmac_ops *ops;
37 int id;
Jonas Karlman1b615702023-10-01 19:17:20 +000038 bool clock_input;
Jonas Karlman098ee4f2023-10-01 19:17:19 +000039 struct regmap *grf;
Jonas Karlman1b615702023-10-01 19:17:20 +000040 struct regmap *php_grf;
Jonas Karlman098ee4f2023-10-01 19:17:19 +000041};
42
43#define HIWORD_UPDATE(val, mask, shift) \
44 ((val) << (shift) | (mask) << ((shift) + 16))
45
46#define GRF_BIT(nr) (BIT(nr) | BIT((nr) + 16))
47#define GRF_CLR_BIT(nr) (BIT((nr) + 16))
48
Jonas Karlmane92bd1f2025-02-09 23:27:55 +000049#define DELAY_ENABLE(soc, tx, rx) \
50 (((tx) ? soc##_GMAC_TXCLK_DLY_ENABLE : soc##_GMAC_TXCLK_DLY_DISABLE) | \
51 ((rx) ? soc##_GMAC_RXCLK_DLY_ENABLE : soc##_GMAC_RXCLK_DLY_DISABLE))
52
Jonas Karlman098ee4f2023-10-01 19:17:19 +000053#define RK3568_GRF_GMAC0_CON0 0x0380
54#define RK3568_GRF_GMAC0_CON1 0x0384
55#define RK3568_GRF_GMAC1_CON0 0x0388
56#define RK3568_GRF_GMAC1_CON1 0x038c
57
58/* RK3568_GRF_GMAC0_CON1 && RK3568_GRF_GMAC1_CON1 */
59#define RK3568_GMAC_PHY_INTF_SEL_RGMII \
60 (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
61#define RK3568_GMAC_PHY_INTF_SEL_RMII \
62 (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
63#define RK3568_GMAC_FLOW_CTRL GRF_BIT(3)
64#define RK3568_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
65#define RK3568_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
66#define RK3568_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
67#define RK3568_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
68#define RK3568_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
69
70/* RK3568_GRF_GMAC0_CON0 && RK3568_GRF_GMAC1_CON0 */
71#define RK3568_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
72#define RK3568_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
73
74static int rk3568_set_to_rgmii(struct udevice *dev,
75 int tx_delay, int rx_delay)
76{
77 struct eth_pdata *pdata = dev_get_plat(dev);
78 struct rockchip_platform_data *data = pdata->priv_pdata;
79 u32 con0, con1;
80
81 con0 = (data->id == 1) ? RK3568_GRF_GMAC1_CON0 :
82 RK3568_GRF_GMAC0_CON0;
83 con1 = (data->id == 1) ? RK3568_GRF_GMAC1_CON1 :
84 RK3568_GRF_GMAC0_CON1;
85
86 regmap_write(data->grf, con0,
87 RK3568_GMAC_CLK_RX_DL_CFG(rx_delay) |
88 RK3568_GMAC_CLK_TX_DL_CFG(tx_delay));
89
90 regmap_write(data->grf, con1,
91 RK3568_GMAC_PHY_INTF_SEL_RGMII |
Jonas Karlmane92bd1f2025-02-09 23:27:55 +000092 DELAY_ENABLE(RK3568, tx_delay, rx_delay));
Jonas Karlman098ee4f2023-10-01 19:17:19 +000093
94 return 0;
95}
96
97static int rk3568_set_to_rmii(struct udevice *dev)
98{
99 struct eth_pdata *pdata = dev_get_plat(dev);
100 struct rockchip_platform_data *data = pdata->priv_pdata;
101 u32 con1;
102
103 con1 = (data->id == 1) ? RK3568_GRF_GMAC1_CON1 :
104 RK3568_GRF_GMAC0_CON1;
105 regmap_write(data->grf, con1, RK3568_GMAC_PHY_INTF_SEL_RMII);
106
107 return 0;
108}
109
110static int rk3568_set_gmac_speed(struct udevice *dev)
111{
112 struct eqos_priv *eqos = dev_get_priv(dev);
113 ulong rate;
114 int ret;
115
116 switch (eqos->phy->speed) {
117 case SPEED_10:
118 rate = 2500000;
119 break;
120 case SPEED_100:
121 rate = 25000000;
122 break;
123 case SPEED_1000:
124 rate = 125000000;
125 break;
126 default:
127 return -EINVAL;
128 }
129
130 ret = clk_set_rate(&eqos->clk_tx, rate);
131 if (ret < 0)
132 return ret;
133
134 return 0;
135}
136
Jonas Karlmand10173e2025-02-09 23:27:56 +0000137#define RK3588_DELAY_ENABLE(id, tx, rx) \
138 (((tx) ? RK3588_GMAC_TXCLK_DLY_ENABLE(id) : RK3588_GMAC_TXCLK_DLY_DISABLE(id)) | \
139 ((rx) ? RK3588_GMAC_RXCLK_DLY_ENABLE(id) : RK3588_GMAC_RXCLK_DLY_DISABLE(id)))
140
Jonas Karlman1b615702023-10-01 19:17:20 +0000141/* sys_grf */
142#define RK3588_GRF_GMAC_CON7 0x031c
143#define RK3588_GRF_GMAC_CON8 0x0320
144#define RK3588_GRF_GMAC_CON9 0x0324
145
146#define RK3588_GMAC_RXCLK_DLY_ENABLE(id) GRF_BIT(2 * (id) + 3)
147#define RK3588_GMAC_RXCLK_DLY_DISABLE(id) GRF_CLR_BIT(2 * (id) + 3)
148#define RK3588_GMAC_TXCLK_DLY_ENABLE(id) GRF_BIT(2 * (id) + 2)
149#define RK3588_GMAC_TXCLK_DLY_DISABLE(id) GRF_CLR_BIT(2 * (id) + 2)
150
151#define RK3588_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0xFF, 8)
152#define RK3588_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0xFF, 0)
153
154/* php_grf */
155#define RK3588_GRF_GMAC_CON0 0x0008
156#define RK3588_GRF_CLK_CON1 0x0070
157
158#define RK3588_GMAC_PHY_INTF_SEL_RGMII(id) \
159 (GRF_BIT(3 + (id) * 6) | GRF_CLR_BIT(4 + (id) * 6) | GRF_CLR_BIT(5 + (id) * 6))
160#define RK3588_GMAC_PHY_INTF_SEL_RMII(id) \
161 (GRF_CLR_BIT(3 + (id) * 6) | GRF_CLR_BIT(4 + (id) * 6) | GRF_BIT(5 + (id) * 6))
162
163#define RK3588_GMAC_CLK_RMII_MODE(id) GRF_BIT(5 * (id))
164#define RK3588_GMAC_CLK_RGMII_MODE(id) GRF_CLR_BIT(5 * (id))
165
166#define RK3588_GMAC_CLK_SELET_CRU(id) GRF_BIT(5 * (id) + 4)
167#define RK3588_GMAC_CLK_SELET_IO(id) GRF_CLR_BIT(5 * (id) + 4)
168
169#define RK3588_GMAC_CLK_RMII_DIV2(id) GRF_BIT(5 * (id) + 2)
170#define RK3588_GMAC_CLK_RMII_DIV20(id) GRF_CLR_BIT(5 * (id) + 2)
171
172#define RK3588_GMAC_CLK_RGMII_DIV1(id) \
173 (GRF_CLR_BIT(5 * (id) + 2) | GRF_CLR_BIT(5 * (id) + 3))
174#define RK3588_GMAC_CLK_RGMII_DIV5(id) \
175 (GRF_BIT(5 * (id) + 2) | GRF_BIT(5 * (id) + 3))
176#define RK3588_GMAC_CLK_RGMII_DIV50(id) \
177 (GRF_CLR_BIT(5 * (id) + 2) | GRF_BIT(5 * (id) + 3))
178
179#define RK3588_GMAC_CLK_RMII_GATE(id) GRF_BIT(5 * (id) + 1)
180#define RK3588_GMAC_CLK_RMII_NOGATE(id) GRF_CLR_BIT(5 * (id) + 1)
181
182static int rk3588_set_to_rgmii(struct udevice *dev,
183 int tx_delay, int rx_delay)
184{
185 struct eth_pdata *pdata = dev_get_plat(dev);
186 struct rockchip_platform_data *data = pdata->priv_pdata;
187 u32 offset_con, id = data->id;
188
189 offset_con = data->id == 1 ? RK3588_GRF_GMAC_CON9 :
190 RK3588_GRF_GMAC_CON8;
191
192 regmap_write(data->php_grf, RK3588_GRF_GMAC_CON0,
193 RK3588_GMAC_PHY_INTF_SEL_RGMII(id));
194
195 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1,
196 RK3588_GMAC_CLK_RGMII_MODE(id));
197
198 regmap_write(data->grf, RK3588_GRF_GMAC_CON7,
Jonas Karlmand10173e2025-02-09 23:27:56 +0000199 RK3588_DELAY_ENABLE(id, tx_delay, rx_delay));
Jonas Karlman1b615702023-10-01 19:17:20 +0000200
201 regmap_write(data->grf, offset_con,
202 RK3588_GMAC_CLK_RX_DL_CFG(rx_delay) |
203 RK3588_GMAC_CLK_TX_DL_CFG(tx_delay));
204
205 return 0;
206}
207
208static int rk3588_set_to_rmii(struct udevice *dev)
209{
210 struct eth_pdata *pdata = dev_get_plat(dev);
211 struct rockchip_platform_data *data = pdata->priv_pdata;
212
213 regmap_write(data->php_grf, RK3588_GRF_GMAC_CON0,
214 RK3588_GMAC_PHY_INTF_SEL_RMII(data->id));
215
216 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1,
217 RK3588_GMAC_CLK_RMII_MODE(data->id));
218
219 return 0;
220}
221
222static int rk3588_set_gmac_speed(struct udevice *dev)
223{
224 struct eqos_priv *eqos = dev_get_priv(dev);
225 struct eth_pdata *pdata = dev_get_plat(dev);
226 struct rockchip_platform_data *data = pdata->priv_pdata;
227 u32 val = 0, id = data->id;
228
229 switch (eqos->phy->speed) {
230 case SPEED_10:
231 if (pdata->phy_interface == PHY_INTERFACE_MODE_RMII)
232 val = RK3588_GMAC_CLK_RMII_DIV20(id);
233 else
234 val = RK3588_GMAC_CLK_RGMII_DIV50(id);
235 break;
236 case SPEED_100:
237 if (pdata->phy_interface == PHY_INTERFACE_MODE_RMII)
238 val = RK3588_GMAC_CLK_RMII_DIV2(id);
239 else
240 val = RK3588_GMAC_CLK_RGMII_DIV5(id);
241 break;
242 case SPEED_1000:
243 if (pdata->phy_interface != PHY_INTERFACE_MODE_RMII)
244 val = RK3588_GMAC_CLK_RGMII_DIV1(id);
245 else
246 return -EINVAL;
247 break;
248 default:
249 return -EINVAL;
250 }
251
252 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1, val);
253
254 return 0;
255}
256
257static void rk3588_set_clock_selection(struct udevice *dev, bool enable)
258{
259 struct eth_pdata *pdata = dev_get_plat(dev);
260 struct rockchip_platform_data *data = pdata->priv_pdata;
261
262 u32 val = data->clock_input ? RK3588_GMAC_CLK_SELET_IO(data->id) :
263 RK3588_GMAC_CLK_SELET_CRU(data->id);
264
265 val |= enable ? RK3588_GMAC_CLK_RMII_NOGATE(data->id) :
266 RK3588_GMAC_CLK_RMII_GATE(data->id);
267
268 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1, val);
269}
270
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000271static const struct rk_gmac_ops rk_gmac_ops[] = {
272 {
273 .compatible = "rockchip,rk3568-gmac",
274 .set_to_rgmii = rk3568_set_to_rgmii,
275 .set_to_rmii = rk3568_set_to_rmii,
276 .set_gmac_speed = rk3568_set_gmac_speed,
277 .regs = {
278 0xfe2a0000, /* gmac0 */
279 0xfe010000, /* gmac1 */
280 0x0, /* sentinel */
281 },
282 },
Jonas Karlman1b615702023-10-01 19:17:20 +0000283 {
284 .compatible = "rockchip,rk3588-gmac",
285 .set_to_rgmii = rk3588_set_to_rgmii,
286 .set_to_rmii = rk3588_set_to_rmii,
287 .set_gmac_speed = rk3588_set_gmac_speed,
288 .set_clock_selection = rk3588_set_clock_selection,
289 .regs = {
290 0xfe1b0000, /* gmac0 */
291 0xfe1c0000, /* gmac1 */
292 0x0, /* sentinel */
293 },
294 },
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000295 { }
296};
297
298static const struct rk_gmac_ops *get_rk_gmac_ops(struct udevice *dev)
299{
300 const struct rk_gmac_ops *ops = rk_gmac_ops;
301
302 while (ops->compatible) {
303 if (device_is_compatible(dev, ops->compatible))
304 return ops;
305 ops++;
306 }
307
308 return NULL;
309}
310
311static int eqos_probe_resources_rk(struct udevice *dev)
312{
313 struct eqos_priv *eqos = dev_get_priv(dev);
314 struct eth_pdata *pdata = dev_get_plat(dev);
315 struct rockchip_platform_data *data;
Jonas Karlman1b615702023-10-01 19:17:20 +0000316 const char *clock_in_out;
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000317 int reset_flags = GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE;
318 int ret;
319
Philip Oberfichtnerd6d22da2024-08-02 11:25:37 +0200320 ret = eqos_get_base_addr_dt(dev);
321 if (ret) {
322 dev_err(dev, "eqos_get_base_addr_dt failed: %d\n", ret);
323 return ret;
324 }
325
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000326 data = calloc(1, sizeof(struct rockchip_platform_data));
327 if (!data)
328 return -ENOMEM;
329
330 data->ops = get_rk_gmac_ops(dev);
331 if (!data->ops) {
332 ret = -EINVAL;
333 goto err_free;
334 }
335
336 for (int i = 0; data->ops->regs[i]; i++) {
337 if (data->ops->regs[i] == (u32)eqos->regs) {
338 data->id = i;
339 break;
340 }
341 }
342
343 pdata->priv_pdata = data;
344 pdata->phy_interface = eqos->config->interface(dev);
345 pdata->max_speed = eqos->max_speed;
346
347 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA) {
348 pr_err("Invalid PHY interface\n");
349 ret = -EINVAL;
350 goto err_free;
351 }
352
353 data->grf = syscon_regmap_lookup_by_phandle(dev, "rockchip,grf");
354 if (IS_ERR(data->grf)) {
355 dev_err(dev, "Missing rockchip,grf property\n");
356 ret = -EINVAL;
357 goto err_free;
358 }
359
Jonas Karlman1b615702023-10-01 19:17:20 +0000360 if (device_is_compatible(dev, "rockchip,rk3588-gmac")) {
361 data->php_grf =
362 syscon_regmap_lookup_by_phandle(dev, "rockchip,php-grf");
363 if (IS_ERR(data->php_grf)) {
364 dev_err(dev, "Missing rockchip,php-grf property\n");
365 ret = -EINVAL;
366 goto err_free;
367 }
368 }
369
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000370 ret = reset_get_bulk(dev, &data->resets);
371 if (ret < 0)
372 goto err_free;
373
374 reset_assert_bulk(&data->resets);
375
376 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
377 if (ret) {
378 dev_dbg(dev, "clk_get_by_name(stmmaceth) failed: %d", ret);
379 goto err_release_resets;
380 }
381
Jonas Karlman1b615702023-10-01 19:17:20 +0000382 if (device_is_compatible(dev, "rockchip,rk3568-gmac")) {
383 ret = clk_get_by_name(dev, "clk_mac_speed", &eqos->clk_tx);
384 if (ret) {
385 dev_dbg(dev, "clk_get_by_name(clk_mac_speed) failed: %d", ret);
Sean Andersond318eb32023-12-16 14:38:42 -0500386 goto err_release_resets;
Jonas Karlman1b615702023-10-01 19:17:20 +0000387 }
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000388 }
389
Jonas Karlman1b615702023-10-01 19:17:20 +0000390 clock_in_out = dev_read_string(dev, "clock_in_out");
391 if (clock_in_out && !strcmp(clock_in_out, "input"))
392 data->clock_input = true;
393 else
394 data->clock_input = false;
395
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000396 /* snps,reset props are deprecated, do bare minimum to support them */
397 if (dev_read_bool(dev, "snps,reset-active-low"))
398 reset_flags |= GPIOD_ACTIVE_LOW;
399
400 dev_read_u32_array(dev, "snps,reset-delays-us", eqos->reset_delays, 3);
401
402 gpio_request_by_name(dev, "snps,reset-gpio", 0,
403 &eqos->phy_reset_gpio, reset_flags);
404
405 return 0;
406
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000407err_release_resets:
408 reset_release_bulk(&data->resets);
409err_free:
410 free(data);
411
412 return ret;
413}
414
415static int eqos_remove_resources_rk(struct udevice *dev)
416{
417 struct eqos_priv *eqos = dev_get_priv(dev);
418 struct eth_pdata *pdata = dev_get_plat(dev);
419 struct rockchip_platform_data *data = pdata->priv_pdata;
420
421 if (dm_gpio_is_valid(&eqos->phy_reset_gpio))
422 dm_gpio_free(dev, &eqos->phy_reset_gpio);
423
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000424 reset_release_bulk(&data->resets);
425 free(data);
426
427 return 0;
428}
429
430static int eqos_stop_resets_rk(struct udevice *dev)
431{
432 struct eth_pdata *pdata = dev_get_plat(dev);
433 struct rockchip_platform_data *data = pdata->priv_pdata;
434
435 return reset_assert_bulk(&data->resets);
436}
437
438static int eqos_start_resets_rk(struct udevice *dev)
439{
440 struct eth_pdata *pdata = dev_get_plat(dev);
441 struct rockchip_platform_data *data = pdata->priv_pdata;
442
443 return reset_deassert_bulk(&data->resets);
444}
445
446static int eqos_stop_clks_rk(struct udevice *dev)
447{
Jonas Karlman1b615702023-10-01 19:17:20 +0000448 struct eth_pdata *pdata = dev_get_plat(dev);
449 struct rockchip_platform_data *data = pdata->priv_pdata;
450
451 if (data->ops->set_clock_selection)
452 data->ops->set_clock_selection(dev, false);
453
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000454 return 0;
455}
456
457static int eqos_start_clks_rk(struct udevice *dev)
458{
459 struct eqos_priv *eqos = dev_get_priv(dev);
460 struct eth_pdata *pdata = dev_get_plat(dev);
461 struct rockchip_platform_data *data = pdata->priv_pdata;
462 int tx_delay, rx_delay, ret;
463
464 if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
465 udelay(eqos->reset_delays[1]);
466
467 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
468 if (ret < 0)
469 return ret;
470
471 udelay(eqos->reset_delays[2]);
472 }
473
Jonas Karlman1b615702023-10-01 19:17:20 +0000474 if (data->ops->set_clock_selection)
475 data->ops->set_clock_selection(dev, true);
476
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000477 tx_delay = dev_read_u32_default(dev, "tx_delay", 0x30);
478 rx_delay = dev_read_u32_default(dev, "rx_delay", 0x10);
479
480 switch (pdata->phy_interface) {
481 case PHY_INTERFACE_MODE_RGMII:
482 return data->ops->set_to_rgmii(dev, tx_delay, rx_delay);
483 case PHY_INTERFACE_MODE_RGMII_ID:
484 return data->ops->set_to_rgmii(dev, 0, 0);
485 case PHY_INTERFACE_MODE_RGMII_RXID:
486 return data->ops->set_to_rgmii(dev, tx_delay, 0);
487 case PHY_INTERFACE_MODE_RGMII_TXID:
488 return data->ops->set_to_rgmii(dev, 0, rx_delay);
489 case PHY_INTERFACE_MODE_RMII:
490 return data->ops->set_to_rmii(dev);
491 }
492
493 return -EINVAL;
494}
495
496static int eqos_set_tx_clk_speed_rk(struct udevice *dev)
497{
498 struct eth_pdata *pdata = dev_get_plat(dev);
499 struct rockchip_platform_data *data = pdata->priv_pdata;
500
501 return data->ops->set_gmac_speed(dev);
502}
503
504static ulong eqos_get_tick_clk_rate_rk(struct udevice *dev)
505{
506 struct eqos_priv *eqos = dev_get_priv(dev);
507
508 return clk_get_rate(&eqos->clk_master_bus);
509}
510
511static struct eqos_ops eqos_rockchip_ops = {
512 .eqos_inval_desc = eqos_inval_desc_generic,
513 .eqos_flush_desc = eqos_flush_desc_generic,
514 .eqos_inval_buffer = eqos_inval_buffer_generic,
515 .eqos_flush_buffer = eqos_flush_buffer_generic,
516 .eqos_probe_resources = eqos_probe_resources_rk,
517 .eqos_remove_resources = eqos_remove_resources_rk,
518 .eqos_stop_resets = eqos_stop_resets_rk,
519 .eqos_start_resets = eqos_start_resets_rk,
520 .eqos_stop_clks = eqos_stop_clks_rk,
521 .eqos_start_clks = eqos_start_clks_rk,
522 .eqos_calibrate_pads = eqos_null_ops,
523 .eqos_disable_calibration = eqos_null_ops,
524 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_rk,
525 .eqos_get_enetaddr = eqos_null_ops,
526 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_rk,
527};
528
529struct eqos_config eqos_rockchip_config = {
530 .reg_access_always_ok = false,
531 .mdio_wait = 10,
532 .swr_wait = 50,
533 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
534 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_100_150,
535 .axi_bus_width = EQOS_AXI_WIDTH_64,
536 .interface = dev_read_phy_mode,
537 .ops = &eqos_rockchip_ops,
538};