blob: 3e10e07403c103043888b8f94acd118ee05e2a99 [file] [log] [blame]
Jonas Karlman098ee4f2023-10-01 19:17:19 +00001// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Copyright Contributors to the U-Boot project.
4 *
5 * rk_gmac_ops ported from linux drivers/net/ethernet/stmicro/stmmac/dwmac-rk.c
6 *
7 * Ported code is intentionally left as close as possible with linux counter
8 * part in order to simplify future porting of fixes and support for other SoCs.
9 */
10
Jonas Karlman098ee4f2023-10-01 19:17:19 +000011#include <clk.h>
12#include <dm.h>
13#include <dm/device_compat.h>
14#include <net.h>
15#include <phy.h>
16#include <regmap.h>
17#include <reset.h>
18#include <syscon.h>
19#include <asm/gpio.h>
20#include <linux/delay.h>
21
22#include "dwc_eth_qos.h"
23
24struct rk_gmac_ops {
25 const char *compatible;
26 int (*set_to_rgmii)(struct udevice *dev,
27 int tx_delay, int rx_delay);
28 int (*set_to_rmii)(struct udevice *dev);
29 int (*set_gmac_speed)(struct udevice *dev);
Jonas Karlman1b615702023-10-01 19:17:20 +000030 void (*set_clock_selection)(struct udevice *dev, bool enable);
Jonas Karlman098ee4f2023-10-01 19:17:19 +000031 u32 regs[3];
32};
33
34struct rockchip_platform_data {
35 struct reset_ctl_bulk resets;
36 const struct rk_gmac_ops *ops;
37 int id;
Jonas Karlman1b615702023-10-01 19:17:20 +000038 bool clock_input;
Jonas Karlman098ee4f2023-10-01 19:17:19 +000039 struct regmap *grf;
Jonas Karlman1b615702023-10-01 19:17:20 +000040 struct regmap *php_grf;
Jonas Karlman098ee4f2023-10-01 19:17:19 +000041};
42
43#define HIWORD_UPDATE(val, mask, shift) \
44 ((val) << (shift) | (mask) << ((shift) + 16))
45
46#define GRF_BIT(nr) (BIT(nr) | BIT((nr) + 16))
47#define GRF_CLR_BIT(nr) (BIT((nr) + 16))
48
Jonas Karlmane92bd1f2025-02-09 23:27:55 +000049#define DELAY_ENABLE(soc, tx, rx) \
50 (((tx) ? soc##_GMAC_TXCLK_DLY_ENABLE : soc##_GMAC_TXCLK_DLY_DISABLE) | \
51 ((rx) ? soc##_GMAC_RXCLK_DLY_ENABLE : soc##_GMAC_RXCLK_DLY_DISABLE))
52
Jonas Karlman098ee4f2023-10-01 19:17:19 +000053#define RK3568_GRF_GMAC0_CON0 0x0380
54#define RK3568_GRF_GMAC0_CON1 0x0384
55#define RK3568_GRF_GMAC1_CON0 0x0388
56#define RK3568_GRF_GMAC1_CON1 0x038c
57
58/* RK3568_GRF_GMAC0_CON1 && RK3568_GRF_GMAC1_CON1 */
59#define RK3568_GMAC_PHY_INTF_SEL_RGMII \
60 (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
61#define RK3568_GMAC_PHY_INTF_SEL_RMII \
62 (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
63#define RK3568_GMAC_FLOW_CTRL GRF_BIT(3)
64#define RK3568_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
65#define RK3568_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
66#define RK3568_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
67#define RK3568_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
68#define RK3568_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
69
70/* RK3568_GRF_GMAC0_CON0 && RK3568_GRF_GMAC1_CON0 */
71#define RK3568_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
72#define RK3568_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
73
74static int rk3568_set_to_rgmii(struct udevice *dev,
75 int tx_delay, int rx_delay)
76{
77 struct eth_pdata *pdata = dev_get_plat(dev);
78 struct rockchip_platform_data *data = pdata->priv_pdata;
79 u32 con0, con1;
80
81 con0 = (data->id == 1) ? RK3568_GRF_GMAC1_CON0 :
82 RK3568_GRF_GMAC0_CON0;
83 con1 = (data->id == 1) ? RK3568_GRF_GMAC1_CON1 :
84 RK3568_GRF_GMAC0_CON1;
85
86 regmap_write(data->grf, con0,
87 RK3568_GMAC_CLK_RX_DL_CFG(rx_delay) |
88 RK3568_GMAC_CLK_TX_DL_CFG(tx_delay));
89
90 regmap_write(data->grf, con1,
91 RK3568_GMAC_PHY_INTF_SEL_RGMII |
Jonas Karlmane92bd1f2025-02-09 23:27:55 +000092 DELAY_ENABLE(RK3568, tx_delay, rx_delay));
Jonas Karlman098ee4f2023-10-01 19:17:19 +000093
94 return 0;
95}
96
97static int rk3568_set_to_rmii(struct udevice *dev)
98{
99 struct eth_pdata *pdata = dev_get_plat(dev);
100 struct rockchip_platform_data *data = pdata->priv_pdata;
101 u32 con1;
102
103 con1 = (data->id == 1) ? RK3568_GRF_GMAC1_CON1 :
104 RK3568_GRF_GMAC0_CON1;
105 regmap_write(data->grf, con1, RK3568_GMAC_PHY_INTF_SEL_RMII);
106
107 return 0;
108}
109
110static int rk3568_set_gmac_speed(struct udevice *dev)
111{
112 struct eqos_priv *eqos = dev_get_priv(dev);
113 ulong rate;
114 int ret;
115
116 switch (eqos->phy->speed) {
117 case SPEED_10:
118 rate = 2500000;
119 break;
120 case SPEED_100:
121 rate = 25000000;
122 break;
123 case SPEED_1000:
124 rate = 125000000;
125 break;
126 default:
127 return -EINVAL;
128 }
129
130 ret = clk_set_rate(&eqos->clk_tx, rate);
131 if (ret < 0)
132 return ret;
133
134 return 0;
135}
136
Jonas Karlman1b615702023-10-01 19:17:20 +0000137/* sys_grf */
138#define RK3588_GRF_GMAC_CON7 0x031c
139#define RK3588_GRF_GMAC_CON8 0x0320
140#define RK3588_GRF_GMAC_CON9 0x0324
141
142#define RK3588_GMAC_RXCLK_DLY_ENABLE(id) GRF_BIT(2 * (id) + 3)
143#define RK3588_GMAC_RXCLK_DLY_DISABLE(id) GRF_CLR_BIT(2 * (id) + 3)
144#define RK3588_GMAC_TXCLK_DLY_ENABLE(id) GRF_BIT(2 * (id) + 2)
145#define RK3588_GMAC_TXCLK_DLY_DISABLE(id) GRF_CLR_BIT(2 * (id) + 2)
146
147#define RK3588_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0xFF, 8)
148#define RK3588_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0xFF, 0)
149
150/* php_grf */
151#define RK3588_GRF_GMAC_CON0 0x0008
152#define RK3588_GRF_CLK_CON1 0x0070
153
154#define RK3588_GMAC_PHY_INTF_SEL_RGMII(id) \
155 (GRF_BIT(3 + (id) * 6) | GRF_CLR_BIT(4 + (id) * 6) | GRF_CLR_BIT(5 + (id) * 6))
156#define RK3588_GMAC_PHY_INTF_SEL_RMII(id) \
157 (GRF_CLR_BIT(3 + (id) * 6) | GRF_CLR_BIT(4 + (id) * 6) | GRF_BIT(5 + (id) * 6))
158
159#define RK3588_GMAC_CLK_RMII_MODE(id) GRF_BIT(5 * (id))
160#define RK3588_GMAC_CLK_RGMII_MODE(id) GRF_CLR_BIT(5 * (id))
161
162#define RK3588_GMAC_CLK_SELET_CRU(id) GRF_BIT(5 * (id) + 4)
163#define RK3588_GMAC_CLK_SELET_IO(id) GRF_CLR_BIT(5 * (id) + 4)
164
165#define RK3588_GMAC_CLK_RMII_DIV2(id) GRF_BIT(5 * (id) + 2)
166#define RK3588_GMAC_CLK_RMII_DIV20(id) GRF_CLR_BIT(5 * (id) + 2)
167
168#define RK3588_GMAC_CLK_RGMII_DIV1(id) \
169 (GRF_CLR_BIT(5 * (id) + 2) | GRF_CLR_BIT(5 * (id) + 3))
170#define RK3588_GMAC_CLK_RGMII_DIV5(id) \
171 (GRF_BIT(5 * (id) + 2) | GRF_BIT(5 * (id) + 3))
172#define RK3588_GMAC_CLK_RGMII_DIV50(id) \
173 (GRF_CLR_BIT(5 * (id) + 2) | GRF_BIT(5 * (id) + 3))
174
175#define RK3588_GMAC_CLK_RMII_GATE(id) GRF_BIT(5 * (id) + 1)
176#define RK3588_GMAC_CLK_RMII_NOGATE(id) GRF_CLR_BIT(5 * (id) + 1)
177
178static int rk3588_set_to_rgmii(struct udevice *dev,
179 int tx_delay, int rx_delay)
180{
181 struct eth_pdata *pdata = dev_get_plat(dev);
182 struct rockchip_platform_data *data = pdata->priv_pdata;
183 u32 offset_con, id = data->id;
184
185 offset_con = data->id == 1 ? RK3588_GRF_GMAC_CON9 :
186 RK3588_GRF_GMAC_CON8;
187
188 regmap_write(data->php_grf, RK3588_GRF_GMAC_CON0,
189 RK3588_GMAC_PHY_INTF_SEL_RGMII(id));
190
191 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1,
192 RK3588_GMAC_CLK_RGMII_MODE(id));
193
194 regmap_write(data->grf, RK3588_GRF_GMAC_CON7,
195 RK3588_GMAC_RXCLK_DLY_ENABLE(id) |
196 RK3588_GMAC_TXCLK_DLY_ENABLE(id));
197
198 regmap_write(data->grf, offset_con,
199 RK3588_GMAC_CLK_RX_DL_CFG(rx_delay) |
200 RK3588_GMAC_CLK_TX_DL_CFG(tx_delay));
201
202 return 0;
203}
204
205static int rk3588_set_to_rmii(struct udevice *dev)
206{
207 struct eth_pdata *pdata = dev_get_plat(dev);
208 struct rockchip_platform_data *data = pdata->priv_pdata;
209
210 regmap_write(data->php_grf, RK3588_GRF_GMAC_CON0,
211 RK3588_GMAC_PHY_INTF_SEL_RMII(data->id));
212
213 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1,
214 RK3588_GMAC_CLK_RMII_MODE(data->id));
215
216 return 0;
217}
218
219static int rk3588_set_gmac_speed(struct udevice *dev)
220{
221 struct eqos_priv *eqos = dev_get_priv(dev);
222 struct eth_pdata *pdata = dev_get_plat(dev);
223 struct rockchip_platform_data *data = pdata->priv_pdata;
224 u32 val = 0, id = data->id;
225
226 switch (eqos->phy->speed) {
227 case SPEED_10:
228 if (pdata->phy_interface == PHY_INTERFACE_MODE_RMII)
229 val = RK3588_GMAC_CLK_RMII_DIV20(id);
230 else
231 val = RK3588_GMAC_CLK_RGMII_DIV50(id);
232 break;
233 case SPEED_100:
234 if (pdata->phy_interface == PHY_INTERFACE_MODE_RMII)
235 val = RK3588_GMAC_CLK_RMII_DIV2(id);
236 else
237 val = RK3588_GMAC_CLK_RGMII_DIV5(id);
238 break;
239 case SPEED_1000:
240 if (pdata->phy_interface != PHY_INTERFACE_MODE_RMII)
241 val = RK3588_GMAC_CLK_RGMII_DIV1(id);
242 else
243 return -EINVAL;
244 break;
245 default:
246 return -EINVAL;
247 }
248
249 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1, val);
250
251 return 0;
252}
253
254static void rk3588_set_clock_selection(struct udevice *dev, bool enable)
255{
256 struct eth_pdata *pdata = dev_get_plat(dev);
257 struct rockchip_platform_data *data = pdata->priv_pdata;
258
259 u32 val = data->clock_input ? RK3588_GMAC_CLK_SELET_IO(data->id) :
260 RK3588_GMAC_CLK_SELET_CRU(data->id);
261
262 val |= enable ? RK3588_GMAC_CLK_RMII_NOGATE(data->id) :
263 RK3588_GMAC_CLK_RMII_GATE(data->id);
264
265 regmap_write(data->php_grf, RK3588_GRF_CLK_CON1, val);
266}
267
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000268static const struct rk_gmac_ops rk_gmac_ops[] = {
269 {
270 .compatible = "rockchip,rk3568-gmac",
271 .set_to_rgmii = rk3568_set_to_rgmii,
272 .set_to_rmii = rk3568_set_to_rmii,
273 .set_gmac_speed = rk3568_set_gmac_speed,
274 .regs = {
275 0xfe2a0000, /* gmac0 */
276 0xfe010000, /* gmac1 */
277 0x0, /* sentinel */
278 },
279 },
Jonas Karlman1b615702023-10-01 19:17:20 +0000280 {
281 .compatible = "rockchip,rk3588-gmac",
282 .set_to_rgmii = rk3588_set_to_rgmii,
283 .set_to_rmii = rk3588_set_to_rmii,
284 .set_gmac_speed = rk3588_set_gmac_speed,
285 .set_clock_selection = rk3588_set_clock_selection,
286 .regs = {
287 0xfe1b0000, /* gmac0 */
288 0xfe1c0000, /* gmac1 */
289 0x0, /* sentinel */
290 },
291 },
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000292 { }
293};
294
295static const struct rk_gmac_ops *get_rk_gmac_ops(struct udevice *dev)
296{
297 const struct rk_gmac_ops *ops = rk_gmac_ops;
298
299 while (ops->compatible) {
300 if (device_is_compatible(dev, ops->compatible))
301 return ops;
302 ops++;
303 }
304
305 return NULL;
306}
307
308static int eqos_probe_resources_rk(struct udevice *dev)
309{
310 struct eqos_priv *eqos = dev_get_priv(dev);
311 struct eth_pdata *pdata = dev_get_plat(dev);
312 struct rockchip_platform_data *data;
Jonas Karlman1b615702023-10-01 19:17:20 +0000313 const char *clock_in_out;
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000314 int reset_flags = GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE;
315 int ret;
316
Philip Oberfichtnerd6d22da2024-08-02 11:25:37 +0200317 ret = eqos_get_base_addr_dt(dev);
318 if (ret) {
319 dev_err(dev, "eqos_get_base_addr_dt failed: %d\n", ret);
320 return ret;
321 }
322
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000323 data = calloc(1, sizeof(struct rockchip_platform_data));
324 if (!data)
325 return -ENOMEM;
326
327 data->ops = get_rk_gmac_ops(dev);
328 if (!data->ops) {
329 ret = -EINVAL;
330 goto err_free;
331 }
332
333 for (int i = 0; data->ops->regs[i]; i++) {
334 if (data->ops->regs[i] == (u32)eqos->regs) {
335 data->id = i;
336 break;
337 }
338 }
339
340 pdata->priv_pdata = data;
341 pdata->phy_interface = eqos->config->interface(dev);
342 pdata->max_speed = eqos->max_speed;
343
344 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA) {
345 pr_err("Invalid PHY interface\n");
346 ret = -EINVAL;
347 goto err_free;
348 }
349
350 data->grf = syscon_regmap_lookup_by_phandle(dev, "rockchip,grf");
351 if (IS_ERR(data->grf)) {
352 dev_err(dev, "Missing rockchip,grf property\n");
353 ret = -EINVAL;
354 goto err_free;
355 }
356
Jonas Karlman1b615702023-10-01 19:17:20 +0000357 if (device_is_compatible(dev, "rockchip,rk3588-gmac")) {
358 data->php_grf =
359 syscon_regmap_lookup_by_phandle(dev, "rockchip,php-grf");
360 if (IS_ERR(data->php_grf)) {
361 dev_err(dev, "Missing rockchip,php-grf property\n");
362 ret = -EINVAL;
363 goto err_free;
364 }
365 }
366
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000367 ret = reset_get_bulk(dev, &data->resets);
368 if (ret < 0)
369 goto err_free;
370
371 reset_assert_bulk(&data->resets);
372
373 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
374 if (ret) {
375 dev_dbg(dev, "clk_get_by_name(stmmaceth) failed: %d", ret);
376 goto err_release_resets;
377 }
378
Jonas Karlman1b615702023-10-01 19:17:20 +0000379 if (device_is_compatible(dev, "rockchip,rk3568-gmac")) {
380 ret = clk_get_by_name(dev, "clk_mac_speed", &eqos->clk_tx);
381 if (ret) {
382 dev_dbg(dev, "clk_get_by_name(clk_mac_speed) failed: %d", ret);
Sean Andersond318eb32023-12-16 14:38:42 -0500383 goto err_release_resets;
Jonas Karlman1b615702023-10-01 19:17:20 +0000384 }
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000385 }
386
Jonas Karlman1b615702023-10-01 19:17:20 +0000387 clock_in_out = dev_read_string(dev, "clock_in_out");
388 if (clock_in_out && !strcmp(clock_in_out, "input"))
389 data->clock_input = true;
390 else
391 data->clock_input = false;
392
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000393 /* snps,reset props are deprecated, do bare minimum to support them */
394 if (dev_read_bool(dev, "snps,reset-active-low"))
395 reset_flags |= GPIOD_ACTIVE_LOW;
396
397 dev_read_u32_array(dev, "snps,reset-delays-us", eqos->reset_delays, 3);
398
399 gpio_request_by_name(dev, "snps,reset-gpio", 0,
400 &eqos->phy_reset_gpio, reset_flags);
401
402 return 0;
403
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000404err_release_resets:
405 reset_release_bulk(&data->resets);
406err_free:
407 free(data);
408
409 return ret;
410}
411
412static int eqos_remove_resources_rk(struct udevice *dev)
413{
414 struct eqos_priv *eqos = dev_get_priv(dev);
415 struct eth_pdata *pdata = dev_get_plat(dev);
416 struct rockchip_platform_data *data = pdata->priv_pdata;
417
418 if (dm_gpio_is_valid(&eqos->phy_reset_gpio))
419 dm_gpio_free(dev, &eqos->phy_reset_gpio);
420
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000421 reset_release_bulk(&data->resets);
422 free(data);
423
424 return 0;
425}
426
427static int eqos_stop_resets_rk(struct udevice *dev)
428{
429 struct eth_pdata *pdata = dev_get_plat(dev);
430 struct rockchip_platform_data *data = pdata->priv_pdata;
431
432 return reset_assert_bulk(&data->resets);
433}
434
435static int eqos_start_resets_rk(struct udevice *dev)
436{
437 struct eth_pdata *pdata = dev_get_plat(dev);
438 struct rockchip_platform_data *data = pdata->priv_pdata;
439
440 return reset_deassert_bulk(&data->resets);
441}
442
443static int eqos_stop_clks_rk(struct udevice *dev)
444{
Jonas Karlman1b615702023-10-01 19:17:20 +0000445 struct eth_pdata *pdata = dev_get_plat(dev);
446 struct rockchip_platform_data *data = pdata->priv_pdata;
447
448 if (data->ops->set_clock_selection)
449 data->ops->set_clock_selection(dev, false);
450
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000451 return 0;
452}
453
454static int eqos_start_clks_rk(struct udevice *dev)
455{
456 struct eqos_priv *eqos = dev_get_priv(dev);
457 struct eth_pdata *pdata = dev_get_plat(dev);
458 struct rockchip_platform_data *data = pdata->priv_pdata;
459 int tx_delay, rx_delay, ret;
460
461 if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
462 udelay(eqos->reset_delays[1]);
463
464 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
465 if (ret < 0)
466 return ret;
467
468 udelay(eqos->reset_delays[2]);
469 }
470
Jonas Karlman1b615702023-10-01 19:17:20 +0000471 if (data->ops->set_clock_selection)
472 data->ops->set_clock_selection(dev, true);
473
Jonas Karlman098ee4f2023-10-01 19:17:19 +0000474 tx_delay = dev_read_u32_default(dev, "tx_delay", 0x30);
475 rx_delay = dev_read_u32_default(dev, "rx_delay", 0x10);
476
477 switch (pdata->phy_interface) {
478 case PHY_INTERFACE_MODE_RGMII:
479 return data->ops->set_to_rgmii(dev, tx_delay, rx_delay);
480 case PHY_INTERFACE_MODE_RGMII_ID:
481 return data->ops->set_to_rgmii(dev, 0, 0);
482 case PHY_INTERFACE_MODE_RGMII_RXID:
483 return data->ops->set_to_rgmii(dev, tx_delay, 0);
484 case PHY_INTERFACE_MODE_RGMII_TXID:
485 return data->ops->set_to_rgmii(dev, 0, rx_delay);
486 case PHY_INTERFACE_MODE_RMII:
487 return data->ops->set_to_rmii(dev);
488 }
489
490 return -EINVAL;
491}
492
493static int eqos_set_tx_clk_speed_rk(struct udevice *dev)
494{
495 struct eth_pdata *pdata = dev_get_plat(dev);
496 struct rockchip_platform_data *data = pdata->priv_pdata;
497
498 return data->ops->set_gmac_speed(dev);
499}
500
501static ulong eqos_get_tick_clk_rate_rk(struct udevice *dev)
502{
503 struct eqos_priv *eqos = dev_get_priv(dev);
504
505 return clk_get_rate(&eqos->clk_master_bus);
506}
507
508static struct eqos_ops eqos_rockchip_ops = {
509 .eqos_inval_desc = eqos_inval_desc_generic,
510 .eqos_flush_desc = eqos_flush_desc_generic,
511 .eqos_inval_buffer = eqos_inval_buffer_generic,
512 .eqos_flush_buffer = eqos_flush_buffer_generic,
513 .eqos_probe_resources = eqos_probe_resources_rk,
514 .eqos_remove_resources = eqos_remove_resources_rk,
515 .eqos_stop_resets = eqos_stop_resets_rk,
516 .eqos_start_resets = eqos_start_resets_rk,
517 .eqos_stop_clks = eqos_stop_clks_rk,
518 .eqos_start_clks = eqos_start_clks_rk,
519 .eqos_calibrate_pads = eqos_null_ops,
520 .eqos_disable_calibration = eqos_null_ops,
521 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_rk,
522 .eqos_get_enetaddr = eqos_null_ops,
523 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_rk,
524};
525
526struct eqos_config eqos_rockchip_config = {
527 .reg_access_always_ok = false,
528 .mdio_wait = 10,
529 .swr_wait = 50,
530 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
531 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_100_150,
532 .axi_bus_width = EQOS_AXI_WIDTH_64,
533 .interface = dev_read_phy_mode,
534 .ops = &eqos_rockchip_ops,
535};