blob: 183b1a33080321516b4b5b1bf48f060814b055d4 [file] [log] [blame]
Ley Foon Tan25572cf2019-11-27 15:55:26 +08001/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * Copyright (C) 2017-2019 Intel Corporation <www.intel.com>
Tingting Menga1a24f12025-02-21 21:49:41 +08004 * Copyright (C) 2025 Altera Corporation <www.altera.com>
5 *
Ley Foon Tan25572cf2019-11-27 15:55:26 +08006 */
7
8#ifndef _SDRAM_SOC64_H_
9#define _SDRAM_SOC64_H_
10
Ley Foon Tan25572cf2019-11-27 15:55:26 +080011#include <linux/sizes.h>
12
13struct altera_sdram_priv {
14 struct ram_info info;
15 struct reset_ctl_bulk resets;
16};
17
Tingting Menga1a24f12025-02-21 21:49:41 +080018#if IS_ENABLED(CONFIG_TARGET_SOCFPGA_AGILEX5)
19struct altera_sdram_plat {
20 fdt_addr_t mpfe_base_addr;
21 bool dualport;
22 bool dualemif;
23};
24#else
Simon Glassb75b15b2020-12-03 16:55:23 -070025struct altera_sdram_plat {
Ley Foon Tan25572cf2019-11-27 15:55:26 +080026 void __iomem *hmc;
27 void __iomem *ddr_sch;
28 void __iomem *iomhc;
29};
Tingting Menga1a24f12025-02-21 21:49:41 +080030#endif
Ley Foon Tan25572cf2019-11-27 15:55:26 +080031
32/* ECC HMC registers */
33#define DDRIOCTRL 0x8
34#define DDRCALSTAT 0xc
35#define DRAMADDRWIDTH 0xe0
36#define ECCCTRL1 0x100
37#define ECCCTRL2 0x104
38#define ERRINTEN 0x110
39#define ERRINTENS 0x114
40#define INTMODE 0x11c
41#define INTSTAT 0x120
42#define AUTOWB_CORRADDR 0x138
43#define ECC_REG2WRECCDATABUS 0x144
44#define ECC_DIAGON 0x150
45#define ECC_DECSTAT 0x154
46#define HPSINTFCSEL 0x210
47#define RSTHANDSHAKECTRL 0x214
48#define RSTHANDSHAKESTAT 0x218
49
50#define DDR_HMC_DDRIOCTRL_IOSIZE_MSK 0x00000003
51#define DDR_HMC_DDRCALSTAT_CAL_MSK BIT(0)
52#define DDR_HMC_ECCCTL_AWB_CNT_RST_SET_MSK BIT(16)
53#define DDR_HMC_ECCCTL_CNT_RST_SET_MSK BIT(8)
54#define DDR_HMC_ECCCTL_ECC_EN_SET_MSK BIT(0)
55#define DDR_HMC_ECCCTL2_RMW_EN_SET_MSK BIT(8)
56#define DDR_HMC_ECCCTL2_AWB_EN_SET_MSK BIT(0)
57#define DDR_HMC_ECC_DIAGON_ECCDIAGON_EN_SET_MSK BIT(16)
58#define DDR_HMC_ECC_DIAGON_WRDIAGON_EN_SET_MSK BIT(0)
59#define DDR_HMC_ERRINTEN_SERRINTEN_EN_SET_MSK BIT(0)
60#define DDR_HMC_ERRINTEN_DERRINTEN_EN_SET_MSK BIT(1)
61#define DDR_HMC_INTSTAT_SERRPENA_SET_MSK BIT(0)
62#define DDR_HMC_INTSTAT_DERRPENA_SET_MSK BIT(1)
63#define DDR_HMC_INTSTAT_ADDRMTCFLG_SET_MSK BIT(16)
64#define DDR_HMC_INTMODE_INTMODE_SET_MSK BIT(0)
Tien Fong Chee7bcd6632022-04-27 12:27:21 +080065#define DDR_HMC_RSTHANDSHAKE_MASK 0x0000000f
Ley Foon Tan25572cf2019-11-27 15:55:26 +080066#define DDR_HMC_CORE2SEQ_INT_REQ 0xF
67#define DDR_HMC_SEQ2CORE_INT_RESP_MASK BIT(3)
68#define DDR_HMC_HPSINTFCSEL_ENABLE_MASK 0x001f1f1f
69
70#define DDR_HMC_ERRINTEN_INTMASK \
71 (DDR_HMC_ERRINTEN_SERRINTEN_EN_SET_MSK | \
72 DDR_HMC_ERRINTEN_DERRINTEN_EN_SET_MSK)
73
74/* HMC MMR IO48 registers */
75#define CTRLCFG0 0x28
76#define CTRLCFG1 0x2c
Ley Foon Tan4ddb9092019-11-27 15:55:27 +080077#define CTRLCFG3 0x34
Ley Foon Tan25572cf2019-11-27 15:55:26 +080078#define DRAMTIMING0 0x50
79#define CALTIMING0 0x7c
80#define CALTIMING1 0x80
81#define CALTIMING2 0x84
82#define CALTIMING3 0x88
83#define CALTIMING4 0x8c
84#define CALTIMING9 0xa0
85#define DRAMADDRW 0xa8
86#define DRAMSTS 0xec
87#define NIOSRESERVED0 0x110
88#define NIOSRESERVED1 0x114
89#define NIOSRESERVED2 0x118
90
91#define DRAMADDRW_CFG_COL_ADDR_WIDTH(x) \
92 (((x) >> 0) & 0x1F)
93#define DRAMADDRW_CFG_ROW_ADDR_WIDTH(x) \
94 (((x) >> 5) & 0x1F)
95#define DRAMADDRW_CFG_BANK_ADDR_WIDTH(x) \
96 (((x) >> 10) & 0xF)
97#define DRAMADDRW_CFG_BANK_GRP_ADDR_WIDTH(x) \
98 (((x) >> 14) & 0x3)
99#define DRAMADDRW_CFG_CS_ADDR_WIDTH(x) \
100 (((x) >> 16) & 0x7)
101
102#define CTRLCFG0_CFG_MEMTYPE(x) \
103 (((x) >> 0) & 0xF)
104#define CTRLCFG0_CFG_DIMM_TYPE(x) \
105 (((x) >> 4) & 0x7)
106#define CTRLCFG0_CFG_AC_POS(x) \
107 (((x) >> 7) & 0x3)
108#define CTRLCFG0_CFG_CTRL_BURST_LEN(x) \
109 (((x) >> 9) & 0x1F)
110
111#define CTRLCFG1_CFG_DBC3_BURST_LEN(x) \
112 (((x) >> 0) & 0x1F)
113#define CTRLCFG1_CFG_ADDR_ORDER(x) \
114 (((x) >> 5) & 0x3)
115#define CTRLCFG1_CFG_CTRL_EN_ECC(x) \
116 (((x) >> 7) & 0x1)
117
118#define DRAMTIMING0_CFG_TCL(x) \
119 (((x) >> 0) & 0x7F)
120
121#define CALTIMING0_CFG_ACT_TO_RDWR(x) \
122 (((x) >> 0) & 0x3F)
123#define CALTIMING0_CFG_ACT_TO_PCH(x) \
124 (((x) >> 6) & 0x3F)
125#define CALTIMING0_CFG_ACT_TO_ACT(x) \
126 (((x) >> 12) & 0x3F)
127#define CALTIMING0_CFG_ACT_TO_ACT_DB(x) \
128 (((x) >> 18) & 0x3F)
129
130#define CALTIMING1_CFG_RD_TO_RD(x) \
131 (((x) >> 0) & 0x3F)
132#define CALTIMING1_CFG_RD_TO_RD_DC(x) \
133 (((x) >> 6) & 0x3F)
134#define CALTIMING1_CFG_RD_TO_RD_DB(x) \
135 (((x) >> 12) & 0x3F)
136#define CALTIMING1_CFG_RD_TO_WR(x) \
137 (((x) >> 18) & 0x3F)
138#define CALTIMING1_CFG_RD_TO_WR_DC(x) \
139 (((x) >> 24) & 0x3F)
140
141#define CALTIMING2_CFG_RD_TO_WR_DB(x) \
142 (((x) >> 0) & 0x3F)
143#define CALTIMING2_CFG_RD_TO_WR_PCH(x) \
144 (((x) >> 6) & 0x3F)
145#define CALTIMING2_CFG_RD_AP_TO_VALID(x) \
146 (((x) >> 12) & 0x3F)
147#define CALTIMING2_CFG_WR_TO_WR(x) \
148 (((x) >> 18) & 0x3F)
149#define CALTIMING2_CFG_WR_TO_WR_DC(x) \
150 (((x) >> 24) & 0x3F)
151
152#define CALTIMING3_CFG_WR_TO_WR_DB(x) \
153 (((x) >> 0) & 0x3F)
154#define CALTIMING3_CFG_WR_TO_RD(x) \
155 (((x) >> 6) & 0x3F)
156#define CALTIMING3_CFG_WR_TO_RD_DC(x) \
157 (((x) >> 12) & 0x3F)
158#define CALTIMING3_CFG_WR_TO_RD_DB(x) \
159 (((x) >> 18) & 0x3F)
160#define CALTIMING3_CFG_WR_TO_PCH(x) \
161 (((x) >> 24) & 0x3F)
162
163#define CALTIMING4_CFG_WR_AP_TO_VALID(x) \
164 (((x) >> 0) & 0x3F)
165#define CALTIMING4_CFG_PCH_TO_VALID(x) \
166 (((x) >> 6) & 0x3F)
167#define CALTIMING4_CFG_PCH_ALL_TO_VALID(x) \
168 (((x) >> 12) & 0x3F)
169#define CALTIMING4_CFG_ARF_TO_VALID(x) \
170 (((x) >> 18) & 0xFF)
171#define CALTIMING4_CFG_PDN_TO_VALID(x) \
172 (((x) >> 26) & 0x3F)
173
174#define CALTIMING9_CFG_4_ACT_TO_ACT(x) \
175 (((x) >> 0) & 0xFF)
176
177/* Firewall DDR scheduler MPFE */
178#define FW_HMC_ADAPTOR_REG_ADDR 0xf8020004
179#define FW_HMC_ADAPTOR_MPU_MASK BIT(0)
180
Simon Glassb75b15b2020-12-03 16:55:23 -0700181u32 hmc_readl(struct altera_sdram_plat *plat, u32 reg);
182u32 hmc_ecc_readl(struct altera_sdram_plat *plat, u32 reg);
183u32 hmc_ecc_writel(struct altera_sdram_plat *plat,
Ley Foon Tan25572cf2019-11-27 15:55:26 +0800184 u32 data, u32 reg);
Simon Glassb75b15b2020-12-03 16:55:23 -0700185u32 ddr_sch_writel(struct altera_sdram_plat *plat, u32 data,
Ley Foon Tan25572cf2019-11-27 15:55:26 +0800186 u32 reg);
Simon Glassb75b15b2020-12-03 16:55:23 -0700187int emif_clear(struct altera_sdram_plat *plat);
188int emif_reset(struct altera_sdram_plat *plat);
Ley Foon Tan25572cf2019-11-27 15:55:26 +0800189int poll_hmc_clock_status(void);
190void sdram_clear_mem(phys_addr_t addr, phys_size_t size);
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900191void sdram_init_ecc_bits(struct bd_info *bd);
Tien Fong Cheef8e2eab2021-08-10 11:26:37 +0800192void sdram_set_firewall(struct bd_info *bd);
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900193void sdram_size_check(struct bd_info *bd);
Simon Glassb75b15b2020-12-03 16:55:23 -0700194phys_size_t sdram_calculate_size(struct altera_sdram_plat *plat);
Ley Foon Tan25572cf2019-11-27 15:55:26 +0800195int sdram_mmr_init_full(struct udevice *dev);
196
197#endif /* _SDRAM_SOC64_H_ */