blob: e158b0dd2df4bcd361f1eb75314ecb6eb4819e08 [file] [log] [blame]
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01001/*
Andreas Bießmann65c65672010-10-18 22:58:29 +02002 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3 *
4 * based on previous work by
5 *
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01006 * Ulf Samuelsson <ulf@atmel.com>
7 * Rick Bronson <rick@efn.org>
8 *
9 * Configuration settings for the AT91RM9200EK board.
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010012 */
13
Andreas Bießmann65c65672010-10-18 22:58:29 +020014#ifndef __AT91RM9200EK_CONFIG_H__
15#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010016
Andreas Bießmann65c65672010-10-18 22:58:29 +020017#include <asm/sizes.h>
Jens Scharsig128ecd02010-02-03 22:45:42 +010018
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010019/*
Andreas Bießmann334548e2010-11-30 09:45:03 +000020 * set some initial configurations depending on configure target
21 *
22 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
23 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
24 * initialisation was done by some preloader
25 */
26#ifdef CONFIG_RAMBOOT
27#define CONFIG_SKIP_LOWLEVEL_INIT
28#define CONFIG_SYS_TEXT_BASE 0x20100000
29#else
30#define CONFIG_SYS_TEXT_BASE 0x10000000
31#endif
32
33/*
Andreas Bießmann65c65672010-10-18 22:58:29 +020034 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
35 * AT91C_MAIN_CLOCK is the frequency of PLLA output
36 * AT91C_MASTER_CLOCK is the peripherial clock
37 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
38 * set in arch/arm/cpu/arm920t/at91/timer.c)
39 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010040 */
Andreas Bießmann65c65672010-10-18 22:58:29 +020041#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000042#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann65c65672010-10-18 22:58:29 +020043#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
44#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
45#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
46#define CONFIG_SYS_HZ 1000
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010047
Andreas Bießmann65c65672010-10-18 22:58:29 +020048/* CPU configuration */
Andreas Bießmann65c65672010-10-18 22:58:29 +020049#define CONFIG_AT91RM9200
50#define CONFIG_AT91RM9200EK
51#define CONFIG_CPUAT91
52#define USE_920T_MMU
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010053
Andreas Bießmannc2a1f0f2011-06-12 01:49:12 +000054#include <asm/hardware.h> /* needed for port definitions */
55
Andreas Bießmann65c65672010-10-18 22:58:29 +020056#define CONFIG_CMDLINE_TAG
57#define CONFIG_SETUP_MEMORY_TAGS
58#define CONFIG_INITRD_TAG
59
Andreas Bießmannf9d3f912011-06-12 01:49:14 +000060#define CONFIG_BOARD_EARLY_INIT_F
61
Nicolas Ferree4f36232013-02-20 00:16:24 +000062#define CONFIG_CMD_BOOTZ
Nicolas Ferre6ddbdb12013-02-20 00:16:23 +000063#define CONFIG_OF_LIBFDT
64
Andreas Bießmann65c65672010-10-18 22:58:29 +020065/*
66 * Memory Configuration
67 */
68#define CONFIG_NR_DRAM_BANKS 1
69#define CONFIG_SYS_SDRAM_BASE 0x20000000
70#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010071
Andreas Bießmann65c65672010-10-18 22:58:29 +020072#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
73#define CONFIG_SYS_MEMTEST_END \
74 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010075
76/*
77 * LowLevel Init
78 */
79#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann65c65672010-10-18 22:58:29 +020080#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010081/* flash */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010082#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
83#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
84
85/* clocks */
86#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
87#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
88/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
89#define CONFIG_SYS_MCKR_VAL 0x00000202
90
91/* sdram */
92#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
93#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
94#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
95#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
96#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann65c65672010-10-18 22:58:29 +020097#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann309aeaf2010-12-04 11:31:46 +000098#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +010099#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
100#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
101#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
102#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
103#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
104#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100105#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
106
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100107/*
108 * Hardware drivers
109 */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100110/*
Andreas Bießmann65c65672010-10-18 22:58:29 +0200111 * Choose a USART for serial console
112 * CONFIG_DBGU is DBGU unit on J10
113 * CONFIG_USART1 is USART1 on J14
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100114 */
Andreas Bießmannf9d3f912011-06-12 01:49:14 +0000115#define CONFIG_ATMEL_USART
116#define CONFIG_USART_BASE ATMEL_BASE_DBGU
117#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100118
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100119#define CONFIG_BAUDRATE 115200
120
121/*
122 * Command line configuration.
123 */
124#include <config_cmd_default.h>
125
126#define CONFIG_CMD_DHCP
127#define CONFIG_CMD_FAT
128#define CONFIG_CMD_MII
129#define CONFIG_CMD_PING
Andreas Bießmann0058d822010-10-18 22:58:31 +0200130#define CONFIG_CMD_USB
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100131#undef CONFIG_CMD_FPGA
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100132
133/*
134 * Network Driver Setting
135 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200136#define CONFIG_DRIVER_AT91EMAC
137#define CONFIG_SYS_RX_ETH_BUFFER 16
138#define CONFIG_RMII
139#define CONFIG_MII
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100140
141/*
142 * NOR Flash
143 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200144#define CONFIG_FLASH_CFI_DRIVER
145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_BASE 0x10000000
147#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
148#define PHYS_FLASH_SIZE SZ_8M
149#define CONFIG_SYS_MAX_FLASH_BANKS 1
150#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100151#define CONFIG_SYS_FLASH_PROTECTION
152
153/*
Andreas Bießmann0058d822010-10-18 22:58:31 +0200154 * USB Config
155 */
156#define CONFIG_USB_ATMEL 1
157#define CONFIG_USB_OHCI_NEW 1
158#define CONFIG_USB_KEYBOARD 1
159#define CONFIG_USB_STORAGE 1
160#define CONFIG_DOS_PARTITION 1
161
162#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig58aa5632011-02-19 06:17:02 +0000163#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann0058d822010-10-18 22:58:31 +0200164#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
165#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
166
167/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100168 * Environment Settings
169 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200170#define CONFIG_ENV_IS_IN_FLASH
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100171
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100172/*
173 * after u-boot.bin
174 */
175#define CONFIG_ENV_ADDR \
176 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200177#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100178/* The following #defines are needed to get flash environment right */
179#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann65c65672010-10-18 22:58:29 +0200180#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100181
182/*
183 * Boot option
184 */
185#define CONFIG_BOOTDELAY 3
186
Andreas Bießmann65c65672010-10-18 22:58:29 +0200187/* default load address */
188#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
189#define CONFIG_ENV_OVERWRITE
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100190
191/*
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100192 * Shell Settings
193 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200194#define CONFIG_CMDLINE_EDITING
195#define CONFIG_SYS_LONGHELP
196#define CONFIG_AUTO_COMPLETE
197#define CONFIG_SYS_HUSH_PARSER
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100198#define CONFIG_SYS_PROMPT "U-Boot> "
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100199#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
200#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
201/* Print Buffer Size */
202#define CONFIG_SYS_PBSIZE \
203 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
204
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100205/*
206 * Size of malloc() pool
207 */
Andreas Bießmann65c65672010-10-18 22:58:29 +0200208#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
209 SZ_4K)
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100210
Andreas Bießmann65c65672010-10-18 22:58:29 +0200211#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200212 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann65c65672010-10-18 22:58:29 +0200213
Andreas Bießmann65c65672010-10-18 22:58:29 +0200214#endif /* __AT91RM9200EK_CONFIG_H__ */