blob: 7b10d289b9524e15a2d80e224a471fcbde7475ee [file] [log] [blame]
wdenk4e112c12003-06-03 23:54:09 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * Modified by Udi Finkelstein udif@udif.com
6 * For the RBC823 board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenk4e112c12003-06-03 23:54:09 +00009 */
10
11/*
12 * board/config.h - configuration options, board specific
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
23#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
24#define CONFIG_RBC823 1 /* ...on a RBC823 module */
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenk4e112c12003-06-03 23:54:09 +000027
28#if 0
29#define DEBUG 1
30#define CONFIG_LAST_STAGE_INIT
31#endif
32#define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
33#define CONFIG_LCD 1 /* use LCD controller ... */
Jeroen Hofstee62844892013-01-22 10:44:09 +000034#define CONFIG_MPC8XX_LCD
wdenk4e112c12003-06-03 23:54:09 +000035#define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
36
37#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
38#undef CONFIG_8xx_CONS_SMC1
39#undef CONFIG_8xx_CONS_NONE
40#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
41#if 1
42#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
43#else
44#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
45#endif
46
47#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
48#define CONFIG_8xx_GCLK_FREQ 48000000L
49
Wolfgang Denk1baed662008-03-03 12:16:44 +010050#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk4e112c12003-06-03 23:54:09 +000051
52#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
Wolfgang Denka1be4762008-05-20 16:00:29 +020054 "bootp; " \
55 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk4e112c12003-06-03 23:54:09 +000057 "bootm"
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk4e112c12003-06-03 23:54:09 +000061
62#undef CONFIG_WATCHDOG /* watchdog disabled */
63
64#define CONFIG_STATUS_LED 1 /* Status LED enabled */
65
66#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
67
Jon Loeliger7846bb22007-07-09 21:31:24 -050068/*
69 * BOOTP options
70 */
71#define CONFIG_BOOTP_SUBNETMASK
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74#define CONFIG_BOOTP_BOOTPATH
75#define CONFIG_BOOTP_BOOTFILESIZE
76
wdenk4e112c12003-06-03 23:54:09 +000077
78#undef CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
81#undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
82
83#define CONFIG_HARD_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_I2C_SPEED 40000
85#define CONFIG_SYS_I2C_SLAVE 0xfe
86#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
87#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
88#define CONFIG_SYS_EEPROM_WRITE_BITS 4
89#define CONFIG_SYS_EEPROM_WRITE_DELAY_MS 10
wdenk4e112c12003-06-03 23:54:09 +000090
Jon Loeliger573b6232007-07-08 15:12:40 -050091/*
92 * Command line configuration.
93 */
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +020094#include <config_cmd_default.h>
Jon Loeliger573b6232007-07-08 15:12:40 -050095
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +020096#define CONFIG_CMD_ASKENV
97#define CONFIG_CMD_BEDBUG
98#define CONFIG_CMD_BMP
99#define CONFIG_CMD_CACHE
100#define CONFIG_CMD_CDP
101#define CONFIG_CMD_DHCP
102#define CONFIG_CMD_DIAG
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +0200103#define CONFIG_CMD_EEPROM
104#define CONFIG_CMD_ELF
105#define CONFIG_CMD_FAT
106#define CONFIG_CMD_I2C
107#define CONFIG_CMD_IMMAP
108#define CONFIG_CMD_KGDB
109#define CONFIG_CMD_PING
110#define CONFIG_CMD_PORTIO
111#define CONFIG_CMD_REGINFO
112#define CONFIG_CMD_SAVES
113#define CONFIG_CMD_SDRAM
114
Jon Loeliger573b6232007-07-08 15:12:40 -0500115#undef CONFIG_CMD_SETGETDCR
Jon Loeliger573b6232007-07-08 15:12:40 -0500116#undef CONFIG_CMD_XIMG
wdenk4e112c12003-06-03 23:54:09 +0000117
wdenk4e112c12003-06-03 23:54:09 +0000118/*
119 * Miscellaneous configurable options
120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_LONGHELP /* undef to save memory */
122#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger573b6232007-07-08 15:12:40 -0500123#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000125#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000127#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
129#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
130#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
133#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk4e112c12003-06-03 23:54:09 +0000134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_LOAD_ADDR 0x0100000 /* default load address */
wdenk4e112c12003-06-03 23:54:09 +0000136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk4e112c12003-06-03 23:54:09 +0000138
wdenk4e112c12003-06-03 23:54:09 +0000139/*
140 * Low Level Configuration Settings
141 * (address mappings, register initial values, etc.)
142 * You should know what you are doing if you make changes here.
143 */
144/*-----------------------------------------------------------------------
145 * Internal Memory Mapped Register
146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_IMMR 0xFF000000
wdenk4e112c12003-06-03 23:54:09 +0000148
149/*-----------------------------------------------------------------------
150 * Definitions for initial stack pointer and data area (in DPRAM)
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200153#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200154#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk4e112c12003-06-03 23:54:09 +0000156
157/*-----------------------------------------------------------------------
158 * Start addresses for the final memory configuration
159 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk4e112c12003-06-03 23:54:09 +0000161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_SDRAM_BASE 0x00000000
163#define CONFIG_SYS_FLASH_BASE 0xFFF00000
wdenk4e112c12003-06-03 23:54:09 +0000164#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
wdenk4e112c12003-06-03 23:54:09 +0000166#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
wdenk4e112c12003-06-03 23:54:09 +0000168#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
170#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk4e112c12003-06-03 23:54:09 +0000171
172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4e112c12003-06-03 23:54:09 +0000178
179/*-----------------------------------------------------------------------
180 * FLASH organization
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
183#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenk4e112c12003-06-03 23:54:09 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
186#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk4e112c12003-06-03 23:54:09 +0000187
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200188#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200189#define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
190#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
wdenk4e112c12003-06-03 23:54:09 +0000191
192/*-----------------------------------------------------------------------
193 * Cache Configuration
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500196#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk4e112c12003-06-03 23:54:09 +0000198#endif
199
200/*-----------------------------------------------------------------------
201 * SYPCR - System Protection Control 11-9
202 * SYPCR can only be written once after reset!
203 *-----------------------------------------------------------------------
204 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
205 */
206#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk4e112c12003-06-03 23:54:09 +0000208 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
209#else
210/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk4e112c12003-06-03 23:54:09 +0000212*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
wdenk4e112c12003-06-03 23:54:09 +0000214#endif
215
216/*-----------------------------------------------------------------------
217 * SIUMCR - SIU Module Configuration 11-6
218 *-----------------------------------------------------------------------
219 * PCMCIA config., multi-function pin tri-state
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
wdenk4e112c12003-06-03 23:54:09 +0000222
223/*-----------------------------------------------------------------------
224 * TBSCR - Time Base Status and Control 11-26
225 *-----------------------------------------------------------------------
226 * Clear Reference Interrupt Status, Timebase freezing enabled
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk4e112c12003-06-03 23:54:09 +0000229
230/*-----------------------------------------------------------------------
231 * RTCSC - Real-Time Clock Status and Control Register 11-27
232 *-----------------------------------------------------------------------
233 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk4e112c12003-06-03 23:54:09 +0000235
236/*-----------------------------------------------------------------------
237 * PISCR - Periodic Interrupt Status and Control 11-31
238 *-----------------------------------------------------------------------
239 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk4e112c12003-06-03 23:54:09 +0000242
243/*-----------------------------------------------------------------------
244 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
245 *-----------------------------------------------------------------------
246 * Reset PLL lock status sticky bit, timer expired status bit and timer
247 * interrupt status bit
248 *
249 */
250
251/*
252 * for 48 MHz, we use a 4 MHz clock * 12
253 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_PLPRCR \
wdenk4e112c12003-06-03 23:54:09 +0000255 ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
256
257/*-----------------------------------------------------------------------
258 * SCCR - System Clock and reset Control Register 15-27
259 *-----------------------------------------------------------------------
260 * Set clock output, timebase and RTC source and divider,
261 * power management and some other internal clocks
262 */
263#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
Wolfgang Denkec7fbf52013-10-04 17:43:24 +0200265 SCCR_PRQEN | SCCR_EBDF00 | \
266 SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenk4e112c12003-06-03 23:54:09 +0000267 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
268 SCCR_DFALCD00)
269
270#ifdef NOT_USED
271/*-----------------------------------------------------------------------
272 * PCMCIA stuff
273 *-----------------------------------------------------------------------
274 *
275 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
277#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
278#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
279#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
280#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
281#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
282#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
283#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk4e112c12003-06-03 23:54:09 +0000284
285/*-----------------------------------------------------------------------
286 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
287 *-----------------------------------------------------------------------
288 */
289
290#define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
291
292#undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
293#undef CONFIG_IDE_LED /* LED for ide not supported */
294#undef CONFIG_IDE_RESET /* reset for ide not supported */
295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
297#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk4e112c12003-06-03 23:54:09 +0000298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk4e112c12003-06-03 23:54:09 +0000300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk4e112c12003-06-03 23:54:09 +0000302
303/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk4e112c12003-06-03 23:54:09 +0000305
306/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk4e112c12003-06-03 23:54:09 +0000308
309/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk4e112c12003-06-03 23:54:09 +0000311
312#endif
313
wdenk4e112c12003-06-03 23:54:09 +0000314/*-----------------------------------------------------------------------
315 *
316 *-----------------------------------------------------------------------
317 *
318 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319/*#define CONFIG_SYS_DER 0x2002000F*/
320#define CONFIG_SYS_DER 0
wdenk4e112c12003-06-03 23:54:09 +0000321
322/*
323 * Init Memory Controller:
324 *
325 * BR0/1 and OR0/1 (FLASH)
326 */
327
328#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
329#define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
330
331/* used to re-map FLASH both when starting from SRAM or FLASH:
332 * restrict access enough to keep SRAM working (if any)
333 * but not too much to meddle with FLASH accesses
334 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
wdenk4e112c12003-06-03 23:54:09 +0000336
337/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
wdenk4e112c12003-06-03 23:54:09 +0000339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
wdenk4e112c12003-06-03 23:54:09 +0000341
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
343#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
wdenk4e112c12003-06-03 23:54:09 +0000344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_MSYS)
346#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
Wolfgang Denkec7fbf52013-10-04 17:43:24 +0200347 BR_PS_8 | BR_V)
wdenk4e112c12003-06-03 23:54:09 +0000348
349/*
350 * BR4 and OR4 (SDRAM)
351 *
352 */
353#define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
354#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
355
356/*
357 * SDRAM timing:
358 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM)
wdenk4e112c12003-06-03 23:54:09 +0000360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CONFIG_SYS_OR_TIMING_SDRAM )
362#define CONFIG_SYS_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk4e112c12003-06-03 23:54:09 +0000363
364/*
365 * Memory Periodic Timer Prescaler
366 */
367
368/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_MAMR_PTA 187 /* start with divider for 48 MHz */
wdenk4e112c12003-06-03 23:54:09 +0000370
371/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
373#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk4e112c12003-06-03 23:54:09 +0000374
375/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
377#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk4e112c12003-06-03 23:54:09 +0000378
379/*
380 * MAMR settings for SDRAM
381 */
382
383/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk4e112c12003-06-03 23:54:09 +0000385 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
386 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
387/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk4e112c12003-06-03 23:54:09 +0000389 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
390 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
391
Wolfgang Denk47f57792005-08-08 01:03:24 +0200392/*
393 * JFFS2 partitions
394 *
395 */
396/* No command line, one static partition, whole device */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100397#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200398#define CONFIG_JFFS2_DEV "nor0"
399#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
400#define CONFIG_JFFS2_PART_OFFSET 0x00000000
401
402/* mtdparts command line support */
403/* Note: fake mtd_id used, no linux mtd map file */
404/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100405#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200406#define MTDIDS_DEFAULT ""
407#define MTDPARTS_DEFAULT ""
408*/
409
wdenk4e112c12003-06-03 23:54:09 +0000410#endif /* __CONFIG_H */