blob: d4bcc62e45068ef86117c71ed80e00cc4b1eb808 [file] [log] [blame]
wdenk4e112c12003-06-03 23:54:09 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * Modified by Udi Finkelstein udif@udif.com
6 * For the RBC823 board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
40#define CONFIG_RBC823 1 /* ...on a RBC823 module */
41
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020042#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenk4e112c12003-06-03 23:54:09 +000043
44#if 0
45#define DEBUG 1
46#define CONFIG_LAST_STAGE_INIT
47#endif
48#define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
49#define CONFIG_LCD 1 /* use LCD controller ... */
Jeroen Hofstee62844892013-01-22 10:44:09 +000050#define CONFIG_MPC8XX_LCD
wdenk4e112c12003-06-03 23:54:09 +000051#define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
52
53#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
54#undef CONFIG_8xx_CONS_SMC1
55#undef CONFIG_8xx_CONS_NONE
56#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
57#if 1
58#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
59#else
60#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
61#endif
62
63#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
64#define CONFIG_8xx_GCLK_FREQ 48000000L
65
Wolfgang Denk1baed662008-03-03 12:16:44 +010066#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk4e112c12003-06-03 23:54:09 +000067
68#undef CONFIG_BOOTARGS
69#define CONFIG_BOOTCOMMAND \
Wolfgang Denka1be4762008-05-20 16:00:29 +020070 "bootp; " \
71 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
72 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk4e112c12003-06-03 23:54:09 +000073 "bootm"
74
75#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk4e112c12003-06-03 23:54:09 +000077
78#undef CONFIG_WATCHDOG /* watchdog disabled */
79
80#define CONFIG_STATUS_LED 1 /* Status LED enabled */
81
82#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
83
Jon Loeliger7846bb22007-07-09 21:31:24 -050084/*
85 * BOOTP options
86 */
87#define CONFIG_BOOTP_SUBNETMASK
88#define CONFIG_BOOTP_GATEWAY
89#define CONFIG_BOOTP_HOSTNAME
90#define CONFIG_BOOTP_BOOTPATH
91#define CONFIG_BOOTP_BOOTFILESIZE
92
wdenk4e112c12003-06-03 23:54:09 +000093
94#undef CONFIG_MAC_PARTITION
95#define CONFIG_DOS_PARTITION
96
97#undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
98
99#define CONFIG_HARD_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_I2C_SPEED 40000
101#define CONFIG_SYS_I2C_SLAVE 0xfe
102#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
103#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
104#define CONFIG_SYS_EEPROM_WRITE_BITS 4
105#define CONFIG_SYS_EEPROM_WRITE_DELAY_MS 10
wdenk4e112c12003-06-03 23:54:09 +0000106
Jon Loeliger573b6232007-07-08 15:12:40 -0500107/*
108 * Command line configuration.
109 */
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +0200110#include <config_cmd_default.h>
Jon Loeliger573b6232007-07-08 15:12:40 -0500111
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +0200112#define CONFIG_CMD_ASKENV
113#define CONFIG_CMD_BEDBUG
114#define CONFIG_CMD_BMP
115#define CONFIG_CMD_CACHE
116#define CONFIG_CMD_CDP
117#define CONFIG_CMD_DHCP
118#define CONFIG_CMD_DIAG
Jean-Christophe PLAGNIOL-VILLARD5c97fa72007-10-24 18:16:01 +0200119#define CONFIG_CMD_EEPROM
120#define CONFIG_CMD_ELF
121#define CONFIG_CMD_FAT
122#define CONFIG_CMD_I2C
123#define CONFIG_CMD_IMMAP
124#define CONFIG_CMD_KGDB
125#define CONFIG_CMD_PING
126#define CONFIG_CMD_PORTIO
127#define CONFIG_CMD_REGINFO
128#define CONFIG_CMD_SAVES
129#define CONFIG_CMD_SDRAM
130
Jon Loeliger573b6232007-07-08 15:12:40 -0500131#undef CONFIG_CMD_SETGETDCR
Jon Loeliger573b6232007-07-08 15:12:40 -0500132#undef CONFIG_CMD_XIMG
wdenk4e112c12003-06-03 23:54:09 +0000133
wdenk4e112c12003-06-03 23:54:09 +0000134/*
135 * Miscellaneous configurable options
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_LONGHELP /* undef to save memory */
138#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger573b6232007-07-08 15:12:40 -0500139#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000141#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000143#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
145#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
146#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4e112c12003-06-03 23:54:09 +0000147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
149#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk4e112c12003-06-03 23:54:09 +0000150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_LOAD_ADDR 0x0100000 /* default load address */
wdenk4e112c12003-06-03 23:54:09 +0000152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk4e112c12003-06-03 23:54:09 +0000154
wdenk4e112c12003-06-03 23:54:09 +0000155/*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160/*-----------------------------------------------------------------------
161 * Internal Memory Mapped Register
162 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_IMMR 0xFF000000
wdenk4e112c12003-06-03 23:54:09 +0000164
165/*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200169#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk4e112c12003-06-03 23:54:09 +0000172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk4e112c12003-06-03 23:54:09 +0000177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_FLASH_BASE 0xFFF00000
wdenk4e112c12003-06-03 23:54:09 +0000180#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
wdenk4e112c12003-06-03 23:54:09 +0000182#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
wdenk4e112c12003-06-03 23:54:09 +0000184#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
186#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk4e112c12003-06-03 23:54:09 +0000187
188/*
189 * For booting Linux, the board info and command line data
190 * have to be in the first 8 MB of memory, since this is
191 * the maximum mapped by the Linux kernel during initialization.
192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4e112c12003-06-03 23:54:09 +0000194
195/*-----------------------------------------------------------------------
196 * FLASH organization
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
199#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenk4e112c12003-06-03 23:54:09 +0000200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk4e112c12003-06-03 23:54:09 +0000203
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200204#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
206#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
wdenk4e112c12003-06-03 23:54:09 +0000207
208/*-----------------------------------------------------------------------
209 * Cache Configuration
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500212#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk4e112c12003-06-03 23:54:09 +0000214#endif
215
216/*-----------------------------------------------------------------------
217 * SYPCR - System Protection Control 11-9
218 * SYPCR can only be written once after reset!
219 *-----------------------------------------------------------------------
220 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
221 */
222#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk4e112c12003-06-03 23:54:09 +0000224 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
225#else
226/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk4e112c12003-06-03 23:54:09 +0000228*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
wdenk4e112c12003-06-03 23:54:09 +0000230#endif
231
232/*-----------------------------------------------------------------------
233 * SIUMCR - SIU Module Configuration 11-6
234 *-----------------------------------------------------------------------
235 * PCMCIA config., multi-function pin tri-state
236 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
wdenk4e112c12003-06-03 23:54:09 +0000238
239/*-----------------------------------------------------------------------
240 * TBSCR - Time Base Status and Control 11-26
241 *-----------------------------------------------------------------------
242 * Clear Reference Interrupt Status, Timebase freezing enabled
243 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk4e112c12003-06-03 23:54:09 +0000245
246/*-----------------------------------------------------------------------
247 * RTCSC - Real-Time Clock Status and Control Register 11-27
248 *-----------------------------------------------------------------------
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk4e112c12003-06-03 23:54:09 +0000251
252/*-----------------------------------------------------------------------
253 * PISCR - Periodic Interrupt Status and Control 11-31
254 *-----------------------------------------------------------------------
255 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
256 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk4e112c12003-06-03 23:54:09 +0000258
259/*-----------------------------------------------------------------------
260 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
261 *-----------------------------------------------------------------------
262 * Reset PLL lock status sticky bit, timer expired status bit and timer
263 * interrupt status bit
264 *
265 */
266
267/*
268 * for 48 MHz, we use a 4 MHz clock * 12
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_PLPRCR \
wdenk4e112c12003-06-03 23:54:09 +0000271 ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
272
273/*-----------------------------------------------------------------------
274 * SCCR - System Clock and reset Control Register 15-27
275 *-----------------------------------------------------------------------
276 * Set clock output, timebase and RTC source and divider,
277 * power management and some other internal clocks
278 */
279#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
wdenk4e112c12003-06-03 23:54:09 +0000281 SCCR_PRQEN | SCCR_EBDF00 | \
282 SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
283 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
284 SCCR_DFALCD00)
285
286#ifdef NOT_USED
287/*-----------------------------------------------------------------------
288 * PCMCIA stuff
289 *-----------------------------------------------------------------------
290 *
291 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
293#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
294#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
295#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
296#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
297#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
298#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
299#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk4e112c12003-06-03 23:54:09 +0000300
301/*-----------------------------------------------------------------------
302 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
303 *-----------------------------------------------------------------------
304 */
305
306#define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
307
308#undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
309#undef CONFIG_IDE_LED /* LED for ide not supported */
310#undef CONFIG_IDE_RESET /* reset for ide not supported */
311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
313#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk4e112c12003-06-03 23:54:09 +0000314
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk4e112c12003-06-03 23:54:09 +0000316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk4e112c12003-06-03 23:54:09 +0000318
319/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk4e112c12003-06-03 23:54:09 +0000321
322/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk4e112c12003-06-03 23:54:09 +0000324
325/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk4e112c12003-06-03 23:54:09 +0000327
328#endif
329
wdenk4e112c12003-06-03 23:54:09 +0000330/*-----------------------------------------------------------------------
331 *
332 *-----------------------------------------------------------------------
333 *
334 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335/*#define CONFIG_SYS_DER 0x2002000F*/
336#define CONFIG_SYS_DER 0
wdenk4e112c12003-06-03 23:54:09 +0000337
338/*
339 * Init Memory Controller:
340 *
341 * BR0/1 and OR0/1 (FLASH)
342 */
343
344#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
345#define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
346
347/* used to re-map FLASH both when starting from SRAM or FLASH:
348 * restrict access enough to keep SRAM working (if any)
349 * but not too much to meddle with FLASH accesses
350 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
wdenk4e112c12003-06-03 23:54:09 +0000352
353/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
wdenk4e112c12003-06-03 23:54:09 +0000355
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
wdenk4e112c12003-06-03 23:54:09 +0000357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
359#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
wdenk4e112c12003-06-03 23:54:09 +0000360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_MSYS)
362#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
wdenk4e112c12003-06-03 23:54:09 +0000363 BR_PS_8 | BR_V)
364
365/*
366 * BR4 and OR4 (SDRAM)
367 *
368 */
369#define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
370#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
371
372/*
373 * SDRAM timing:
374 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM)
wdenk4e112c12003-06-03 23:54:09 +0000376
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CONFIG_SYS_OR_TIMING_SDRAM )
378#define CONFIG_SYS_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk4e112c12003-06-03 23:54:09 +0000379
380/*
381 * Memory Periodic Timer Prescaler
382 */
383
384/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_MAMR_PTA 187 /* start with divider for 48 MHz */
wdenk4e112c12003-06-03 23:54:09 +0000386
387/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
389#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk4e112c12003-06-03 23:54:09 +0000390
391/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
393#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk4e112c12003-06-03 23:54:09 +0000394
395/*
396 * MAMR settings for SDRAM
397 */
398
399/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk4e112c12003-06-03 23:54:09 +0000401 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
402 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
403/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk4e112c12003-06-03 23:54:09 +0000405 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
406 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
407
Wolfgang Denk47f57792005-08-08 01:03:24 +0200408/*
409 * JFFS2 partitions
410 *
411 */
412/* No command line, one static partition, whole device */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100413#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200414#define CONFIG_JFFS2_DEV "nor0"
415#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
416#define CONFIG_JFFS2_PART_OFFSET 0x00000000
417
418/* mtdparts command line support */
419/* Note: fake mtd_id used, no linux mtd map file */
420/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100421#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200422#define MTDIDS_DEFAULT ""
423#define MTDPARTS_DEFAULT ""
424*/
425
wdenk4e112c12003-06-03 23:54:09 +0000426#endif /* __CONFIG_H */